mmDP1_DP_VID_INTERRUPT_CNTL_BASE_IDX 10509 drivers/gpu/drm/amd/include/asic_reg/dce/dce_12_0_offset.h #define mmDP1_DP_VID_INTERRUPT_CNTL_BASE_IDX                                                           2
mmDP1_DP_VID_INTERRUPT_CNTL_BASE_IDX 8686 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_1_0_offset.h #define mmDP1_DP_VID_INTERRUPT_CNTL_BASE_IDX                                                           2
mmDP1_DP_VID_INTERRUPT_CNTL_BASE_IDX 11297 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_0_0_offset.h #define mmDP1_DP_VID_INTERRUPT_CNTL_BASE_IDX                                                           2
mmDP1_DP_VID_INTERRUPT_CNTL_BASE_IDX 10203 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_1_0_offset.h #define mmDP1_DP_VID_INTERRUPT_CNTL_BASE_IDX                                                           2