mmDP1_DP_LINK_CNTL_BASE_IDX 10483 drivers/gpu/drm/amd/include/asic_reg/dce/dce_12_0_offset.h #define mmDP1_DP_LINK_CNTL_BASE_IDX 2 mmDP1_DP_LINK_CNTL_BASE_IDX 8660 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_1_0_offset.h #define mmDP1_DP_LINK_CNTL_BASE_IDX 2 mmDP1_DP_LINK_CNTL_BASE_IDX 11271 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_0_0_offset.h #define mmDP1_DP_LINK_CNTL_BASE_IDX 2 mmDP1_DP_LINK_CNTL_BASE_IDX 10177 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_1_0_offset.h #define mmDP1_DP_LINK_CNTL_BASE_IDX 2