mmDP0_DP_VID_INTERRUPT_CNTL_BASE_IDX 10225 drivers/gpu/drm/amd/include/asic_reg/dce/dce_12_0_offset.h #define mmDP0_DP_VID_INTERRUPT_CNTL_BASE_IDX                                                           2
mmDP0_DP_VID_INTERRUPT_CNTL_BASE_IDX 8376 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_1_0_offset.h #define mmDP0_DP_VID_INTERRUPT_CNTL_BASE_IDX                                                           2
mmDP0_DP_VID_INTERRUPT_CNTL_BASE_IDX 10969 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_0_0_offset.h #define mmDP0_DP_VID_INTERRUPT_CNTL_BASE_IDX                                                           2
mmDP0_DP_VID_INTERRUPT_CNTL_BASE_IDX 9875 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_1_0_offset.h #define mmDP0_DP_VID_INTERRUPT_CNTL_BASE_IDX                                                           2