mmDP0_DP_DPHY_CRC_CNTL_BASE_IDX 10245 drivers/gpu/drm/amd/include/asic_reg/dce/dce_12_0_offset.h #define mmDP0_DP_DPHY_CRC_CNTL_BASE_IDX                                                                2
mmDP0_DP_DPHY_CRC_CNTL_BASE_IDX 8396 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_1_0_offset.h #define mmDP0_DP_DPHY_CRC_CNTL_BASE_IDX                                                                2
mmDP0_DP_DPHY_CRC_CNTL_BASE_IDX 10989 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_0_0_offset.h #define mmDP0_DP_DPHY_CRC_CNTL_BASE_IDX                                                                2
mmDP0_DP_DPHY_CRC_CNTL_BASE_IDX 9895 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_1_0_offset.h #define mmDP0_DP_DPHY_CRC_CNTL_BASE_IDX                                                                2