mmDAGB0_ATCVM_WR_CGTT_CLK_CTRL_BASE_IDX 163 drivers/gpu/drm/amd/include/asic_reg/mmhub/mmhub_1_0_offset.h #define mmDAGB0_ATCVM_WR_CGTT_CLK_CTRL_BASE_IDX 0 mmDAGB0_ATCVM_WR_CGTT_CLK_CTRL_BASE_IDX 179 drivers/gpu/drm/amd/include/asic_reg/mmhub/mmhub_2_0_0_offset.h #define mmDAGB0_ATCVM_WR_CGTT_CLK_CTRL_BASE_IDX 0 mmDAGB0_ATCVM_WR_CGTT_CLK_CTRL_BASE_IDX 235 drivers/gpu/drm/amd/include/asic_reg/mmhub/mmhub_9_1_offset.h #define mmDAGB0_ATCVM_WR_CGTT_CLK_CTRL_BASE_IDX 0 mmDAGB0_ATCVM_WR_CGTT_CLK_CTRL_BASE_IDX 163 drivers/gpu/drm/amd/include/asic_reg/mmhub/mmhub_9_3_0_offset.h #define mmDAGB0_ATCVM_WR_CGTT_CLK_CTRL_BASE_IDX 0 mmDAGB0_ATCVM_WR_CGTT_CLK_CTRL_BASE_IDX 163 drivers/gpu/drm/amd/include/asic_reg/mmhub/mmhub_9_4_1_offset.h #define mmDAGB0_ATCVM_WR_CGTT_CLK_CTRL_BASE_IDX 1