Searched refs:PXA1928_CLK_UART0 (Results 1 - 8 of 8) sorted by relevance

/linux-4.4.14/arch/arm/boot/dts/include/dt-bindings/clock/
H A Dmarvell,pxa1928.h19 #define PXA1928_CLK_UART0 0x0b macro
/linux-4.4.14/arch/cris/boot/dts/include/dt-bindings/clock/
H A Dmarvell,pxa1928.h19 #define PXA1928_CLK_UART0 0x0b macro
/linux-4.4.14/include/dt-bindings/clock/
H A Dmarvell,pxa1928.h19 #define PXA1928_CLK_UART0 0x0b macro
/linux-4.4.14/arch/metag/boot/dts/include/dt-bindings/clock/
H A Dmarvell,pxa1928.h19 #define PXA1928_CLK_UART0 0x0b macro
/linux-4.4.14/arch/mips/boot/dts/include/dt-bindings/clock/
H A Dmarvell,pxa1928.h19 #define PXA1928_CLK_UART0 0x0b macro
/linux-4.4.14/arch/powerpc/boot/dts/include/dt-bindings/clock/
H A Dmarvell,pxa1928.h19 #define PXA1928_CLK_UART0 0x0b macro
/linux-4.4.14/arch/arm64/boot/dts/include/dt-bindings/clock/
H A Dmarvell,pxa1928.h19 #define PXA1928_CLK_UART0 0x0b macro
/linux-4.4.14/drivers/clk/mmp/
H A Dclk-of-pxa1928.c100 {0, "uart0_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, PXA1928_CLK_UART0 * 4, 4, 3, 0, &uart0_lock},
123 {PXA1928_CLK_UART0, "uart0_clk", "uart0_mux", CLK_SET_RATE_PARENT, PXA1928_CLK_UART0 * 4, 0x3, 0x3, 0x0, 0, &uart0_lock},

Completed in 51 milliseconds