Searched refs:TIMER_CR (Results 1 - 2 of 2) sorted by relevance

/linux-4.1.27/arch/arm/mach-gemini/
H A Dtime.c26 #define TIMER_CR(BASE_ADDR) (BASE_ADDR + 0x30) macro
45 cr = readl(TIMER_CR(IO_ADDRESS(GEMINI_TIMER_BASE))); gemini_timer_set_next_event()
50 writel(cr, TIMER_CR(IO_ADDRESS(GEMINI_TIMER_BASE))); gemini_timer_set_next_event()
57 writel(cr, TIMER_CR(IO_ADDRESS(GEMINI_TIMER_BASE))); gemini_timer_set_next_event()
75 cr = readl(TIMER_CR(IO_ADDRESS(GEMINI_TIMER_BASE))); gemini_timer_set_mode()
78 writel(cr, TIMER_CR(IO_ADDRESS(GEMINI_TIMER_BASE))); gemini_timer_set_mode()
88 cr = readl(TIMER_CR(IO_ADDRESS(GEMINI_TIMER_BASE))); gemini_timer_set_mode()
91 writel(cr, TIMER_CR(IO_ADDRESS(GEMINI_TIMER_BASE))); gemini_timer_set_mode()
161 writel(TIMER_1_CR_ENABLE, TIMER_CR(IO_ADDRESS(GEMINI_TIMER_BASE))); gemini_timer_init()
/linux-4.1.27/drivers/clocksource/
H A Dmoxart_timer.c34 #define TIMER_CR 0x30 macro
39 * TIMER_CR flags:
67 writel(TIMER1_DISABLE, base + TIMER_CR); moxart_clkevt_mode()
72 writel(TIMER1_ENABLE, base + TIMER_CR); moxart_clkevt_mode()
77 writel(TIMER1_DISABLE, base + TIMER_CR); moxart_clkevt_mode()
87 writel(TIMER1_DISABLE, base + TIMER_CR); moxart_clkevt_next_event()
92 writel(TIMER1_ENABLE, base + TIMER_CR); moxart_clkevt_next_event()
151 writel(TIMEREG_CR_2_ENABLE, base + TIMER_CR); moxart_timer_init()

Completed in 98 milliseconds