Home
last modified time | relevance | path

Searched refs:training_lane (Results 1 – 3 of 3) sorted by relevance

/linux-4.4.14/drivers/gpu/drm/exynos/
Dexynos_dp_core.h144 u8 training_lane[4]; member
231 u32 training_lane);
233 u32 training_lane);
235 u32 training_lane);
237 u32 training_lane);
Dexynos_dp_core.c472 u8 voltage_swing, pre_emphasis, training_lane; in exynos_dp_get_adjust_training_lane() local
480 training_lane = DPCD_VOLTAGE_SWING_SET(voltage_swing) | in exynos_dp_get_adjust_training_lane()
484 training_lane |= DP_TRAIN_MAX_SWING_REACHED; in exynos_dp_get_adjust_training_lane()
486 training_lane |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED; in exynos_dp_get_adjust_training_lane()
488 dp->link_train.training_lane[lane] = training_lane; in exynos_dp_get_adjust_training_lane()
495 u8 voltage_swing, pre_emphasis, training_lane; in exynos_dp_process_clock_recovery() local
527 training_lane = exynos_dp_get_lane_link_training( in exynos_dp_process_clock_recovery()
534 if (DPCD_VOLTAGE_SWING_GET(training_lane) == in exynos_dp_process_clock_recovery()
536 DPCD_PRE_EMPHASIS_GET(training_lane) == in exynos_dp_process_clock_recovery()
556 dp->link_train.training_lane[lane], lane); in exynos_dp_process_clock_recovery()
[all …]
Dexynos_dp_reg.c977 u32 training_lane) in exynos_dp_set_lane0_link_training() argument
981 reg = training_lane; in exynos_dp_set_lane0_link_training()
986 u32 training_lane) in exynos_dp_set_lane1_link_training() argument
990 reg = training_lane; in exynos_dp_set_lane1_link_training()
995 u32 training_lane) in exynos_dp_set_lane2_link_training() argument
999 reg = training_lane; in exynos_dp_set_lane2_link_training()
1004 u32 training_lane) in exynos_dp_set_lane3_link_training() argument
1008 reg = training_lane; in exynos_dp_set_lane3_link_training()