Home
last modified time | relevance | path

Searched refs:rFPGA0_XA_LSSIParameter (Results 1 – 12 of 12) sorted by relevance

/linux-4.4.14/drivers/staging/rtl8188eu/hal/
Dbb_cfg.c620 reg[RF_PATH_A]->rf3wireOffset = rFPGA0_XA_LSSIParameter; in rtl88e_phy_init_bb_rf_register_definition()
Dphy.c1131 phy_set_bb_reg(adapt, rFPGA0_XA_LSSIParameter, bMaskDWord, in phy_iq_calibrate()
1238 phy_set_bb_reg(adapt, rFPGA0_XA_LSSIParameter, in phy_iq_calibrate()
/linux-4.4.14/drivers/staging/rtl8192e/rtl8192e/
Dr8192E_phyreg.h69 #define rFPGA0_XA_LSSIParameter 0x840 macro
Dr8192E_phy.c415 priv->PHYRegDef[RF90_PATH_A].rf3wireOffset = rFPGA0_XA_LSSIParameter; in _rtl92e_init_bb_rf_reg_def()
/linux-4.4.14/drivers/staging/rtl8192u/
Dr819xU_phyreg.h56 #define rFPGA0_XA_LSSIParameter 0x840 macro
Dr819xU_phy.c612 priv->PHYRegDef[RF90_PATH_A].rf3wireOffset = rFPGA0_XA_LSSIParameter; in rtl8192_InitBBRFRegDef()
/linux-4.4.14/drivers/staging/rtl8712/
Drtl871x_mp_phy_regdef.h99 #define rFPGA0_XA_LSSIParameter 0x840 macro
/linux-4.4.14/drivers/staging/rtl8723au/hal/
DHalDMOutSrc8723A_CE.c787 rFPGA0_XA_LSSIParameter, 0x00010000); in _PHY_IQCalibrate()
876 rFPGA0_XA_LSSIParameter, 0x00032ed3); in _PHY_IQCalibrate()
Drtl8723a_phycfg.c474 pHalData->PHYRegDef[RF_PATH_A].rf3wireOffset = rFPGA0_XA_LSSIParameter; in phy_InitBBRFRegisterDefinition()
/linux-4.4.14/drivers/staging/rtl8188eu/include/
Drtw_mp_phy_regdef.h125 #define rFPGA0_XA_LSSIParameter 0x840 macro
DHal8188EPhyReg.h86 #define rFPGA0_XA_LSSIParameter 0x840 macro
/linux-4.4.14/drivers/staging/rtl8723au/include/
DHal8723APhyReg.h77 #define rFPGA0_XA_LSSIParameter 0x840 macro