Searched refs:en_bit (Results  1 – 7 of 7) sorted by relevance
| /linux-4.4.14/drivers/clk/bcm/ | 
| D | clk-kona.h | 132 	u32 en_bit;		/* 0: disable; 1: enable */  member 163 		.en_bit = (_en_bit),					\ 175 		.en_bit = (_en_bit),					\ 186 		.en_bit = (_en_bit),					\ 197 		.en_bit = (_en_bit),					\ 213 	u32 en_bit;		/* bit used to enable hysteresis */  member 222 		.en_bit = (_en_bit),					\
  | 
| D | clk-kona-setup.c | 260 		if (!bit_posn_valid(gate->en_bit, "gate enable", clock_name))  in gate_valid() 278 	if (!bit_posn_valid(hyst->en_bit, "hysteresis enable", clock_name))  in hyst_valid()
  | 
| D | clk-kona.c | 423 	mask = (u32)1 << gate->en_bit;  in __gate_commit() 536 	mask = (u32)1 << hyst->en_bit;  in hyst_init()
  | 
| /linux-4.4.14/drivers/mfd/ | 
| D | rc5t583.c | 89 	unsigned int en_bit;  in __rc5t583_set_ext_pwrreq1_control()  local 97 	en_bit = deepsleep_data[id].ds_pos_bit;  in __rc5t583_set_ext_pwrreq1_control() 98 	slot_bit = en_bit + 1;  in __rc5t583_set_ext_pwrreq1_control() 106 	sleepseq_val &= ~(0xF << en_bit);  in __rc5t583_set_ext_pwrreq1_control() 107 	sleepseq_val |= BIT(en_bit);  in __rc5t583_set_ext_pwrreq1_control()
  | 
| /linux-4.4.14/drivers/clk/ | 
| D | clk-vt8500.c | 34 	int		en_bit;  member 93 	en_val |= BIT(cdev->en_bit);  in vt8500_dclk_enable() 109 	en_val &= ~BIT(cdev->en_bit);  in vt8500_dclk_disable() 118 	u32 en_val = (readl(cdev->en_reg) & BIT(cdev->en_bit));  in vt8500_dclk_is_enabled() 255 		rc = of_property_read_u32(node, "enable-bit", &dev_clk->en_bit);  in vtwm_device_clk_init()
  | 
| D | clk-u300.c | 441 	u8 en_bit;  member 550 	val &= BIT(sclk->en_bit);  in syscon_clk_is_enabled() 697 		    void __iomem *en_reg, u8 en_bit,  in syscon_clk_register()  argument 722 	sclk->en_bit = en_bit;  in syscon_clk_register()
  | 
| /linux-4.4.14/drivers/regulator/ | 
| D | ltc3589.c | 199 #define LTC3589_REG(_name, _ops, en_bit, dtv1_reg, dtv_mask, go_bit)	\  argument 216 			.enable_reg = (en_bit) ? LTC3589_OVEN : 0,	\ 217 			.enable_mask = (en_bit),			\
  |