Searched refs:cfg01 (Results 1 – 2 of 2) sorted by relevance
26 union cvmx_pci_cfg01 cfg01; in octeon_pci_poll() local28 cfg01.u32 = octeon_npi_read32(CVMX_NPI_PCI_CFG01); in octeon_pci_poll()29 if (cfg01.s.dpe) { /* Detected parity error */ in octeon_pci_poll()31 cfg01.s.dpe = 1; /* Reset */ in octeon_pci_poll()32 octeon_npi_write32(CVMX_NPI_PCI_CFG01, cfg01.u32); in octeon_pci_poll()34 if (cfg01.s.sse) { in octeon_pci_poll()36 cfg01.s.sse = 1; /* Reset */ in octeon_pci_poll()37 octeon_npi_write32(CVMX_NPI_PCI_CFG01, cfg01.u32); in octeon_pci_poll()39 if (cfg01.s.rma) { in octeon_pci_poll()41 cfg01.s.rma = 1; /* Reset */ in octeon_pci_poll()[all …]
363 union cvmx_pci_cfg01 cfg01; in octeon_pci_initialize() local481 cfg01.u32 = 0; in octeon_pci_initialize()482 cfg01.s.msae = 1; /* Memory Space Access Enable */ in octeon_pci_initialize()483 cfg01.s.me = 1; /* Master Enable */ in octeon_pci_initialize()484 cfg01.s.pee = 1; /* PERR# Enable */ in octeon_pci_initialize()485 cfg01.s.see = 1; /* System Error Enable */ in octeon_pci_initialize()486 cfg01.s.fbbe = 1; /* Fast Back to Back Transaction Enable */ in octeon_pci_initialize()488 octeon_npi_write32(CVMX_NPI_PCI_CFG01, cfg01.u32); in octeon_pci_initialize()