Searched refs:MIF_SCLK_LPDDR3PHY_WRAP_U0 (Results 1 - 8 of 8) sorted by relevance

/linux-4.4.14/arch/arm/boot/dts/include/dt-bindings/clock/
H A Dexynos5260-clk.h205 #define MIF_SCLK_LPDDR3PHY_WRAP_U0 27 macro
/linux-4.4.14/arch/cris/boot/dts/include/dt-bindings/clock/
H A Dexynos5260-clk.h205 #define MIF_SCLK_LPDDR3PHY_WRAP_U0 27 macro
/linux-4.4.14/include/dt-bindings/clock/
H A Dexynos5260-clk.h205 #define MIF_SCLK_LPDDR3PHY_WRAP_U0 27 macro
/linux-4.4.14/arch/metag/boot/dts/include/dt-bindings/clock/
H A Dexynos5260-clk.h205 #define MIF_SCLK_LPDDR3PHY_WRAP_U0 27 macro
/linux-4.4.14/arch/mips/boot/dts/include/dt-bindings/clock/
H A Dexynos5260-clk.h205 #define MIF_SCLK_LPDDR3PHY_WRAP_U0 27 macro
/linux-4.4.14/arch/powerpc/boot/dts/include/dt-bindings/clock/
H A Dexynos5260-clk.h205 #define MIF_SCLK_LPDDR3PHY_WRAP_U0 27 macro
/linux-4.4.14/arch/arm64/boot/dts/include/dt-bindings/clock/
H A Dexynos5260-clk.h205 #define MIF_SCLK_LPDDR3PHY_WRAP_U0 27 macro
/linux-4.4.14/drivers/clk/samsung/
H A Dclk-exynos5260.c1141 GATE(MIF_SCLK_LPDDR3PHY_WRAP_U0, "sclk_lpddr3phy_wrap_u0",

Completed in 108 milliseconds