Searched refs:ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (Results 1 – 8 of 8) sorted by relevance
108 #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10) macro
1301 ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE | in cayman_pcie_gart_enable()1380 ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE | in cayman_pcie_gart_disable()
375 #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10) macro
495 #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10) macro
4300 ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE | in si_pcie_gart_enable()4386 ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE | in si_pcie_gart_disable()
5871 ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE | in cik_pcie_gart_enable()5990 ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE | in cik_pcie_gart_disable()
601 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1); in gmc_v8_0_gart_enable()
538 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1); in gmc_v7_0_gart_enable()