Home
last modified time | relevance | path

Searched refs:CSR0_INEA (Results 1 – 4 of 4) sorted by relevance

/linux-4.4.14/drivers/net/ethernet/amd/
Dsun3lance.c217 #define CSR0_INEA 0x0040 /* interrupt enable (RW) */ macro
442 DREG = CSR0_IDON | CSR0_STRT | CSR0_INEA; in lance_open()
559 REGA( CSR0 ) = CSR0_INEA | CSR0_INIT | CSR0_STRT; in lance_start_xmit()
635 REGA(CSR0) = CSR0_INEA | CSR0_TDMD | CSR0_STRT; in lance_start_xmit()
720 REGA(CSR0) = CSR0_STRT | CSR0_INEA; in lance_interrupt()
758 REGA(CSR0) = CSR0_STRT | CSR0_INEA; in lance_interrupt()
766 REGA(CSR0) = CSR0_INEA; in lance_interrupt()
932 REGA( CSR0 ) = CSR0_IDON | CSR0_INEA | CSR0_STRT; in set_multicast_list()
Datarilance.c318 #define CSR0_INEA 0x0040 /* interrupt enable (RW) */ macro
670 DREG = CSR0_INEA; in lance_open()
766 REGA( CSR0 ) = CSR0_INEA | CSR0_INIT | CSR0_STRT; in lance_tx_timeout()
835 DREG = CSR0_INEA | CSR0_TDMD; in lance_start_xmit()
873 CSR0_TDMD | CSR0_INEA); in lance_interrupt()
951 CSR0_IDON | CSR0_INEA; in lance_interrupt()
1111 REGA( CSR0 ) = CSR0_IDON | CSR0_INEA | CSR0_STRT; in set_multicast_list()
Dni65.h28 #define CSR0_INEA 0x0040 /* Interrupt Enable (RW) */ macro
Dni65.c538 writereg(CSR0_INIT|CSR0_INEA,CSR0); /* trigger interrupt */ in ni65_probe1()
726 int csr0 = CSR0_INEA; in ni65_stop_start()
775 writedatareg(CSR0_TDMD | CSR0_INEA | csr0); in ni65_stop_start()
863 writedatareg(CSR0_CLRALL | CSR0_INEA | CSR0_STRT); in ni65_lance_reinit()
893 writedatareg( (csr0 & CSR0_CLRALL) | CSR0_INEA ); /* ack interrupts, interrupts enabled */ in ni65_interrupt()
975 writedatareg(CSR0_INEA); in ni65_interrupt()
1205 writedatareg(CSR0_TDMD | CSR0_INEA); /* enable xmit & interrupt */ in ni65_send_packet()