Home
last modified time | relevance | path

Searched refs:APMU_SDH0 (Results 1 – 7 of 7) sorted by relevance

/linux-4.4.14/drivers/clk/mmp/
Dclk-of-pxa168.c43 #define APMU_SDH0 0x54 macro
190 …{0, "sdh0_mux", sdh_parent_names, ARRAY_SIZE(sdh_parent_names), CLK_SET_RATE_PARENT, APMU_SDH0, 6,…
206 …{PXA168_CLK_SDH0, "sdh0_clk", "sdh0_mux", CLK_SET_RATE_PARENT, APMU_SDH0, 0x1b, 0x1b, 0x0, 0, &sdh…
Dclk-pxa910.c39 #define APMU_SDH0 0x54 macro
267 apmu_base + APMU_SDH0, 6, 1, 0, &clk_lock); in pxa910_clk_init()
271 apmu_base + APMU_SDH0, 0x1b, &clk_lock); in pxa910_clk_init()
Dclk-of-pxa910.c42 #define APMU_SDH0 0x54 macro
196 …{0, "sdh0_mux", sdh_parent_names, ARRAY_SIZE(sdh_parent_names), CLK_SET_RATE_PARENT, APMU_SDH0, 6,…
212 …{PXA910_CLK_SDH0, "sdh0_clk", "sdh0_mux", CLK_SET_RATE_PARENT, APMU_SDH0, 0x1b, 0x1b, 0x0, 0, &sdh…
Dclk-mmp2.c45 #define APMU_SDH0 0x54 macro
336 apmu_base + APMU_SDH0, 8, 2, 0, &clk_lock); in mmp2_clk_init()
340 CLK_SET_RATE_PARENT, apmu_base + APMU_SDH0, in mmp2_clk_init()
344 clk = mmp_clk_register_apmu("sdh0", "sdh_div", apmu_base + APMU_SDH0, in mmp2_clk_init()
Dclk-of-mmp2.c47 #define APMU_SDH0 0x54 macro
228 …{MMP2_CLK_SDH0, "sdh0_clk", "sdh_mix_clk", CLK_SET_RATE_PARENT, APMU_SDH0, 0x1b, 0x1b, 0x0, 0, &sd…
249 sdh_mix_config.reg_info.reg_clk_ctrl = pxa_unit->apmu_base + APMU_SDH0; in mmp2_axi_periph_clk_init()
Dclk-pxa168.c41 #define APMU_SDH0 0x54 macro
292 apmu_base + APMU_SDH0, 6, 1, 0, &clk_lock); in pxa168_clk_init()
295 clk = mmp_clk_register_apmu("sdh0", "sdh_mux", apmu_base + APMU_SDH0, in pxa168_clk_init()
/linux-4.4.14/arch/arm/mach-mmp/
Dclock-mmp2.c42 #define APMU_SDH0 APMU_REG(0x054) macro