Searched refs:APBC_PWM0 (Results 1 – 7 of 7) sorted by relevance
/linux-4.4.14/drivers/clk/mmp/ |
D | clk-of-pxa168.c | 31 #define APBC_PWM0 0xc macro 148 …{PXA168_CLK_PWM0, "pwm0_clk", "pll1_48", CLK_SET_RATE_PARENT, APBC_PWM0, 0x3, 0x3, 0x0, 0, &reset_…
|
D | clk-pxa910.c | 30 #define APBC_PWM0 0xc macro 192 apbc_base + APBC_PWM0, 10, 0, &clk_lock); in pxa910_clk_init()
|
D | clk-of-pxa910.c | 31 #define APBC_PWM0 0xc macro 146 …{PXA910_CLK_PWM0, "pwm0_clk", "pll1_48", CLK_SET_RATE_PARENT, APBC_PWM0, 0x3, 0x3, 0x0, 0, &reset_…
|
D | clk-of-mmp2.c | 39 #define APBC_PWM0 0x3c macro 163 …{MMP2_CLK_PWM0, "pwm0_clk", "pll1_48", CLK_SET_RATE_PARENT, APBC_PWM0, 0x7, 0x3, 0x0, 0, &reset_lo…
|
D | clk-pxa168.c | 30 #define APBC_PWM0 0xc macro 187 apbc_base + APBC_PWM0, 10, 0, &clk_lock); in pxa168_clk_init()
|
D | clk-mmp2.c | 37 #define APBC_PWM0 0x3c macro 234 apbc_base + APBC_PWM0, 10, 0, &clk_lock); in mmp2_clk_init()
|
/linux-4.4.14/arch/arm/mach-mmp/ |
D | clock-mmp2.c | 26 #define APBC_PWM0 APBC_REG(0x03c) macro
|