Home
last modified time | relevance | path

Searched refs:ppll_ref_div (Results 1 – 4 of 4) sorted by relevance

/linux-4.1.27/drivers/video/fbdev/aty/
Dradeon_base.c1234 save->ppll_ref_div = INPLL(PPLL_REF_DIV); in radeon_save_state()
1253 if ((mode->ppll_ref_div == (INPLL(PPLL_REF_DIV) & PPLL_REF_DIV_MASK)) && in radeon_write_pll_regs()
1288 if (mode->ppll_ref_div & R300_PPLL_REF_DIV_ACC_MASK) { in radeon_write_pll_regs()
1292 OUTPLLP(PPLL_REF_DIV, mode->ppll_ref_div, 0); in radeon_write_pll_regs()
1296 (mode->ppll_ref_div << R300_PPLL_REF_DIV_ACC_SHIFT), in radeon_write_pll_regs()
1300 OUTPLLP(PPLL_REF_DIV, mode->ppll_ref_div, ~PPLL_REF_DIV_MASK); in radeon_write_pll_regs()
1521 regs->ppll_ref_div = rinfo->pll.ref_div; in radeon_calc_pll_regs()
1592 newmode->ppll_ref_div = rinfo->panel_info.ref_divider; in radeonfb_set_par()
Dradeonfb.h236 u32 ppll_ref_div; member
/linux-4.1.27/drivers/gpu/drm/radeon/
Dradeon_legacy_tv.c885 uint32_t *htotal_cntl, uint32_t *ppll_ref_div, in radeon_legacy_tv_adjust_pll1() argument
897 *ppll_ref_div = const_ptr->crtcPLL_M; in radeon_legacy_tv_adjust_pll1()
Dradeon_mode.h965 uint32_t *htotal_cntl, uint32_t *ppll_ref_div,