Searched refs:cb_color_bo_offset (Results 1 – 2 of 2) sorted by relevance
50 u64 cb_color_bo_offset[8]; member312 track->cb_color_bo_offset[i] = 0xFFFFFFFF; in r600_cs_track_init()362 size = radeon_bo_size(track->cb_color_bo[i]) - track->cb_color_bo_offset[i]; in r600_cs_track_validate_cb()379 base_offset = track->cb_color_bo_mc[i] + track->cb_color_bo_offset[i]; in r600_cs_track_validate_cb()442 if ((tmp + track->cb_color_bo_offset[i]) > radeon_bo_size(track->cb_color_bo[i])) { in r600_cs_track_validate_cb()453 track->cb_color_bo_offset[i], tmp, in r600_cs_track_validate_cb()1205 track->cb_color_frag_offset[tmp] = track->cb_color_bo_offset[tmp]; in r600_cs_check_reg()1236 track->cb_color_tile_offset[tmp] = track->cb_color_bo_offset[tmp]; in r600_cs_check_reg()1281 track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8; in r600_cs_check_reg()
47 u32 cb_color_bo_offset[12]; member127 track->cb_color_bo_offset[i] = 0xFFFFFFFF; in evergreen_cs_track_init()433 offset = track->cb_color_bo_offset[id] << 8; in evergreen_cs_track_validate_cb()455 tmp = track->cb_color_bo_offset[id] << 8; in evergreen_cs_track_validate_cb()478 track->cb_color_bo_offset[id] << 8, mslice, in evergreen_cs_track_validate_cb()1581 track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx); in evergreen_cs_check_reg()1597 track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx); in evergreen_cs_check_reg()