Searched refs:DPLL_VCO_ENABLE (Results 1 – 13 of 13) sorted by relevance
/linux-4.1.27/drivers/gpu/drm/gma500/ |
D | oaktrail_crtc.c | 251 if ((temp & DPLL_VCO_ENABLE) == 0) { in oaktrail_crtc_dpms() 257 temp | DPLL_VCO_ENABLE, i); in oaktrail_crtc_dpms() 262 temp | DPLL_VCO_ENABLE, i); in oaktrail_crtc_dpms() 323 if ((temp & DPLL_VCO_ENABLE) != 0) { in oaktrail_crtc_dpms() 325 temp & ~DPLL_VCO_ENABLE, i); in oaktrail_crtc_dpms() 534 dpll |= DPLL_VCO_ENABLE; in oaktrail_crtc_mode_set() 558 dpll |= DPLL_VCO_ENABLE; in oaktrail_crtc_mode_set() 560 if (dpll & DPLL_VCO_ENABLE) { in oaktrail_crtc_mode_set() 563 REG_WRITE_WITH_AUX(map->dpll, dpll & ~DPLL_VCO_ENABLE, i); in oaktrail_crtc_mode_set()
|
D | mdfld_intel_display.c | 276 if (temp & DPLL_VCO_ENABLE) { in mdfld_disable_crtc() 280 temp &= ~(DPLL_VCO_ENABLE); in mdfld_disable_crtc() 333 if ((temp & DPLL_VCO_ENABLE) == 0) { in mdfld_crtc_dpms() 348 REG_WRITE(map->dpll, temp | DPLL_VCO_ENABLE); in mdfld_crtc_dpms() 462 if (temp & DPLL_VCO_ENABLE) { in mdfld_crtc_dpms() 466 temp &= ~(DPLL_VCO_ENABLE); in mdfld_crtc_dpms() 930 if (dpll & DPLL_VCO_ENABLE) { in mdfld_crtc_mode_set() 931 dpll &= ~DPLL_VCO_ENABLE; in mdfld_crtc_mode_set() 997 dpll |= DPLL_VCO_ENABLE; in mdfld_crtc_mode_set()
|
D | mdfld_device.c | 263 dpll_val &= ~DPLL_VCO_ENABLE; in mdfld_restore_display_registers() 267 dpll_val &= ~DPLL_VCO_ENABLE; in mdfld_restore_display_registers() 283 PSB_WVDC32(dpll_val & ~DPLL_VCO_ENABLE, map->dpll); in mdfld_restore_display_registers() 291 if (!(dpll & DPLL_VCO_ENABLE)) { in mdfld_restore_display_registers() 307 dpll_val |= DPLL_VCO_ENABLE; in mdfld_restore_display_registers()
|
D | gma_display.c | 227 if ((temp & DPLL_VCO_ENABLE) == 0) { in gma_crtc_dpms() 232 REG_WRITE(map->dpll, temp | DPLL_VCO_ENABLE); in gma_crtc_dpms() 236 REG_WRITE(map->dpll, temp | DPLL_VCO_ENABLE); in gma_crtc_dpms() 313 if ((temp & DPLL_VCO_ENABLE) != 0) { in gma_crtc_dpms() 314 REG_WRITE(map->dpll, temp & ~DPLL_VCO_ENABLE); in gma_crtc_dpms() 613 if (crtc_state->saveDPLL & DPLL_VCO_ENABLE) { in gma_crtc_restore() 615 crtc_state->saveDPLL & ~DPLL_VCO_ENABLE); in gma_crtc_restore()
|
D | psb_intel_display.c | 214 dpll |= DPLL_VCO_ENABLE; in psb_intel_crtc_mode_set() 223 if (dpll & DPLL_VCO_ENABLE) { in psb_intel_crtc_mode_set() 225 REG_WRITE(map->dpll, dpll & ~DPLL_VCO_ENABLE); in psb_intel_crtc_mode_set()
|
D | cdv_intel_display.c | 772 dpll |= DPLL_VCO_ENABLE; in cdv_intel_crtc_mode_set() 782 (REG_READ(map->dpll) & ~DPLL_LOCK) | DPLL_VCO_ENABLE); in cdv_intel_crtc_mode_set()
|
D | psb_intel_reg.h | 241 #define DPLL_VCO_ENABLE (1 << 31) macro
|
/linux-4.1.27/drivers/video/fbdev/intelfb/ |
D | intelfbhw.h | 149 #define DPLL_VCO_ENABLE (1 << 31) macro
|
D | intelfbhw.c | 1111 *dpll |= (DPLL_VCO_ENABLE | DPLL_VGA_MODE_DISABLE); in intelfbhw_mode_to_hw() 1402 tmp &= ~DPLL_VCO_ENABLE; in intelfbhw_program_mode()
|
D | intelfbdrv.c | 1372 OUTREG(DPLL_A, INREG(DPLL_A) & ~DPLL_VCO_ENABLE); in intelfb_set_par()
|
/linux-4.1.27/drivers/gpu/drm/i915/ |
D | intel_display.c | 1102 cur_state = !!(val & DPLL_VCO_ENABLE); in assert_pll() 6208 dpll |= DPLL_VCO_ENABLE; in vlv_update_pll() 6312 DPLL_VCO_ENABLE; in chv_update_pll() 6347 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE); in chv_prepare_pll() 6540 dpll |= DPLL_VCO_ENABLE; in i9xx_update_pll() 6584 dpll |= DPLL_VCO_ENABLE; in i8xx_update_pll() 6920 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)) in vlv_crtc_clock_get() 7834 return dpll | DPLL_VCO_ENABLE; in ironlake_compute_dpll() 12254 return val & DPLL_VCO_ENABLE; in ibx_pch_dpll_get_hw_state()
|
D | i915_reg.h | 1852 #define DPLL_VCO_ENABLE (1 << 31) macro
|
D | intel_dp.c | 355 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE; in vlv_power_sequencer_kick()
|