Lines Matching refs:maxpacket
1141 { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
1142 { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
1143 { .hw_ep_num = 2, .style = FIFO_RXTX, .maxpacket = 512, },
1144 { .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
1145 { .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
1150 { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, .mode = BUF_DOUBLE, },
1151 { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, .mode = BUF_DOUBLE, },
1152 { .hw_ep_num = 2, .style = FIFO_RXTX, .maxpacket = 512, .mode = BUF_DOUBLE, },
1153 { .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
1154 { .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
1159 { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
1160 { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
1161 { .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
1162 { .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
1163 { .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
1164 { .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
1169 { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, .mode = BUF_DOUBLE, },
1170 { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, .mode = BUF_DOUBLE, },
1171 { .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
1172 { .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
1173 { .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
1174 { .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
1179 { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
1180 { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
1181 { .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
1182 { .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
1183 { .hw_ep_num = 3, .style = FIFO_TX, .maxpacket = 512, },
1184 { .hw_ep_num = 3, .style = FIFO_RX, .maxpacket = 512, },
1185 { .hw_ep_num = 4, .style = FIFO_TX, .maxpacket = 512, },
1186 { .hw_ep_num = 4, .style = FIFO_RX, .maxpacket = 512, },
1187 { .hw_ep_num = 5, .style = FIFO_TX, .maxpacket = 512, },
1188 { .hw_ep_num = 5, .style = FIFO_RX, .maxpacket = 512, },
1189 { .hw_ep_num = 6, .style = FIFO_TX, .maxpacket = 512, },
1190 { .hw_ep_num = 6, .style = FIFO_RX, .maxpacket = 512, },
1191 { .hw_ep_num = 7, .style = FIFO_TX, .maxpacket = 512, },
1192 { .hw_ep_num = 7, .style = FIFO_RX, .maxpacket = 512, },
1193 { .hw_ep_num = 8, .style = FIFO_TX, .maxpacket = 512, },
1194 { .hw_ep_num = 8, .style = FIFO_RX, .maxpacket = 512, },
1195 { .hw_ep_num = 9, .style = FIFO_TX, .maxpacket = 512, },
1196 { .hw_ep_num = 9, .style = FIFO_RX, .maxpacket = 512, },
1197 { .hw_ep_num = 10, .style = FIFO_TX, .maxpacket = 256, },
1198 { .hw_ep_num = 10, .style = FIFO_RX, .maxpacket = 64, },
1199 { .hw_ep_num = 11, .style = FIFO_TX, .maxpacket = 256, },
1200 { .hw_ep_num = 11, .style = FIFO_RX, .maxpacket = 64, },
1201 { .hw_ep_num = 12, .style = FIFO_TX, .maxpacket = 256, },
1202 { .hw_ep_num = 12, .style = FIFO_RX, .maxpacket = 64, },
1203 { .hw_ep_num = 13, .style = FIFO_RXTX, .maxpacket = 4096, },
1204 { .hw_ep_num = 14, .style = FIFO_RXTX, .maxpacket = 1024, },
1205 { .hw_ep_num = 15, .style = FIFO_RXTX, .maxpacket = 1024, },
1210 { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
1211 { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
1212 { .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
1213 { .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
1214 { .hw_ep_num = 3, .style = FIFO_TX, .maxpacket = 512, },
1215 { .hw_ep_num = 3, .style = FIFO_RX, .maxpacket = 512, },
1216 { .hw_ep_num = 4, .style = FIFO_TX, .maxpacket = 512, },
1217 { .hw_ep_num = 4, .style = FIFO_RX, .maxpacket = 512, },
1218 { .hw_ep_num = 5, .style = FIFO_TX, .maxpacket = 512, },
1219 { .hw_ep_num = 5, .style = FIFO_RX, .maxpacket = 512, },
1220 { .hw_ep_num = 6, .style = FIFO_TX, .maxpacket = 32, },
1221 { .hw_ep_num = 6, .style = FIFO_RX, .maxpacket = 32, },
1222 { .hw_ep_num = 7, .style = FIFO_TX, .maxpacket = 32, },
1223 { .hw_ep_num = 7, .style = FIFO_RX, .maxpacket = 32, },
1224 { .hw_ep_num = 8, .style = FIFO_TX, .maxpacket = 32, },
1225 { .hw_ep_num = 8, .style = FIFO_RX, .maxpacket = 32, },
1226 { .hw_ep_num = 9, .style = FIFO_TX, .maxpacket = 32, },
1227 { .hw_ep_num = 9, .style = FIFO_RX, .maxpacket = 32, },
1228 { .hw_ep_num = 10, .style = FIFO_TX, .maxpacket = 32, },
1229 { .hw_ep_num = 10, .style = FIFO_RX, .maxpacket = 32, },
1230 { .hw_ep_num = 11, .style = FIFO_TX, .maxpacket = 32, },
1231 { .hw_ep_num = 11, .style = FIFO_RX, .maxpacket = 32, },
1232 { .hw_ep_num = 12, .style = FIFO_TX, .maxpacket = 32, },
1233 { .hw_ep_num = 12, .style = FIFO_RX, .maxpacket = 32, },
1234 { .hw_ep_num = 13, .style = FIFO_RXTX, .maxpacket = 512, },
1235 { .hw_ep_num = 14, .style = FIFO_RXTX, .maxpacket = 1024, },
1236 { .hw_ep_num = 15, .style = FIFO_RXTX, .maxpacket = 1024, },
1251 u16 maxpacket = cfg->maxpacket; in fifo_setup() local
1257 size = ffs(max(maxpacket, (u16) 8)) - 1; in fifo_setup()
1258 maxpacket = 1 << size; in fifo_setup()
1262 if ((offset + (maxpacket << 1)) > in fifo_setup()
1267 if ((offset + maxpacket) > (1 << (musb->config->ram_bits + 2))) in fifo_setup()
1285 hw_ep->max_packet_sz_tx = maxpacket; in fifo_setup()
1291 hw_ep->max_packet_sz_rx = maxpacket; in fifo_setup()
1297 hw_ep->max_packet_sz_rx = maxpacket; in fifo_setup()
1302 hw_ep->max_packet_sz_tx = maxpacket; in fifo_setup()
1313 return offset + (maxpacket << ((c_size & MUSB_FIFOSZ_DPB) ? 1 : 0)); in fifo_setup()
1317 .style = FIFO_RXTX, .maxpacket = 64,