Lines Matching refs:usc_InReg
608 usc_OutReg( (a), ICR, (u16)((usc_InReg((a),ICR) & 0xff00) + 0xc0 + (b)) )
611 usc_OutReg( (a), ICR, (u16)((usc_InReg((a),ICR) & 0xff00) + 0x80 + (b)) )
614 usc_OutReg( (a), ICR, (u16)((usc_InReg((a),ICR) & 0x0f00) + 0xb000) )
617 usc_OutReg( (a), ICR, (u16)(usc_InReg((a),ICR) & 0x7f00) )
646 usc_OutReg( (a), SICR, (u16)(usc_InReg((a),SICR) | (b)) )
649 usc_OutReg( (a), SICR, (u16)(usc_InReg((a),SICR) & ~(b)) )
661 usc_OutReg( (a), TMR, (u16)((usc_InReg((a),TMR) & 0xfffc) | (b)) )
663 usc_OutReg( (a), RMR, (u16)((usc_InReg((a),RMR) & 0xfffc) | (b)) )
669 static u16 usc_InReg( struct mgsl_struct *info, u16 Port );
1162 u16 status = usc_InReg( info, RCSR ); in mgsl_isr_receive_status()
1181 (usc_InReg(info, RICR) & ~RXSTATUS_ABORT_RECEIVED)); in mgsl_isr_receive_status()
1214 u16 status = usc_InReg( info, TCSR ); in mgsl_isr_transmit_status()
1282 u16 status = usc_InReg( info, MISR ); in mgsl_isr_io_pin()
1387 (unsigned short)(usc_InReg(info,SICR) & ~(SICR_TXC_ACTIVE+SICR_TXC_INACTIVE)) ); in mgsl_isr_io_pin()
1452 usc_OutReg( info, RICR+LSBONLY, (u16)(usc_InReg(info, RICR+LSBONLY) & ~BIT3 )); in mgsl_isr_receive_data()
1456 while( (Fifocount = (usc_InReg(info,RICR) >> 8)) ) { in mgsl_isr_receive_data()
1465 status = usc_InReg(info, RCSR); in mgsl_isr_receive_data()
1535 u16 status = usc_InReg( info, MISR ); in mgsl_isr_misc()
1694 UscVector = usc_InReg(info, IVR) >> 9; in mgsl_interrupt()
1842 usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT15) | BIT14)); in shutdown()
1847 usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT13) | BIT12)); in shutdown()
2707 u16 oldreg = usc_InReg(info,RICR); in mgsl_wait_event()
2775 usc_OutReg(info, RICR, usc_InReg(info,RICR) & in mgsl_wait_event()
2911 usc_OutReg(info,IOCR,(u16)(usc_InReg(info,IOCR) | BIT7)); in mgsl_break()
2913 usc_OutReg(info,IOCR,(u16)(usc_InReg(info,IOCR) & ~BIT7)); in mgsl_break()
3172 while (!(usc_InReg(info,TCSR) & TXSTATUS_ALL_SENT) && in mgsl_wait_until_sent()
3520 u16 Tcsr = usc_InReg( info, TCSR ); in line_info()
3522 u16 Ticr = usc_InReg( info, TICR ); in line_info()
3523 u16 Rscr = usc_InReg( info, RCSR ); in line_info()
3525 u16 Ricr = usc_InReg( info, RICR ); in line_info()
3526 u16 Icr = usc_InReg( info, ICR ); in line_info()
3527 u16 Dccr = usc_InReg( info, DCCR ); in line_info()
3528 u16 Tmr = usc_InReg( info, TMR ); in line_info()
3529 u16 Tccr = usc_InReg( info, TCCR ); in line_info()
4617 static u16 usc_InReg( struct mgsl_struct *info, u16 RegAddr ) in usc_InReg() function
4646 RegValue=usc_InReg(info,TMDR); in usc_set_sdlc_mode()
4687 (unsigned short)((usc_InReg(info, IOCR) & ~(BIT13|BIT12)) | BIT12)); in usc_set_sdlc_mode()
4796 RegValue = usc_InReg( info, RICR ) & 0xc0; in usc_set_sdlc_mode()
5039 (u16)(usc_InReg(info,SICR) | SICR_CTS_INACTIVE) ); in usc_set_sdlc_mode()
5050 usc_OutReg(info, SICR, (u16)(usc_InReg(info,SICR) | BIT3)); in usc_set_sdlc_mode()
5062 usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT15) & ~BIT14)); in usc_set_sdlc_mode()
5211 usc_OutReg(info,IOCR,usc_InReg(info,IOCR) | (BIT7 | BIT6)); in usc_enable_loopback()
5240 usc_OutReg( info, HCR, (u16)((usc_InReg( info, HCR ) & ~BIT1) | BIT0) ); in usc_enable_loopback()
5243 usc_OutReg(info, IOCR, (u16)((usc_InReg(info, IOCR) & 0xfff8) | 0x0004)); in usc_enable_loopback()
5250 usc_OutReg(info,IOCR,usc_InReg(info,IOCR) & ~(BIT7 | BIT6)); in usc_enable_loopback()
5303 usc_OutReg( info, HCR, (u16)((usc_InReg( info, HCR ) & ~BIT1) | BIT0) ); in usc_enable_aux_clock()
5306 usc_OutReg( info, IOCR, (u16)((usc_InReg(info, IOCR) & 0xfff8) | 0x0004) ); in usc_enable_aux_clock()
5309 usc_OutReg( info, HCR, (u16)(usc_InReg( info, HCR ) & ~BIT0) ); in usc_enable_aux_clock()
5429 usc_OutReg( info, CCSR, (u16)(usc_InReg(info,CCSR) | BIT13) ); in usc_process_rxoverrun_sync()
5454 usc_OutReg( info, CCSR, (u16)(usc_InReg(info,CCSR) | BIT13) ); in usc_process_rxoverrun_sync()
5484 usc_OutReg( info, CCSR, (u16)(usc_InReg(info,CCSR) | BIT13) ); in usc_stop_receiver()
5511 usc_OutReg( info, CCSR, (u16)(usc_InReg(info,CCSR) | BIT13) ); in usc_start_receiver()
5712 while( (Fifocount = usc_InReg(info, TICR) >> 8) && info->xmit_cnt ) { in usc_load_txfifo()
6044 usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT13) & ~BIT12)); in usc_set_async_mode()
6119 if (usc_InReg( info, RCSR ) & (BIT8 | BIT4 | BIT3 | BIT1)) in usc_loopback_frame()
6144 usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT13) & ~BIT12)); in usc_set_sync_mode()
6232 status = usc_InReg( info, MISR ); in usc_get_serial_signals()
6265 Control = usc_InReg( info, PCR ); in usc_set_serial_signals()
6329 (u16)((usc_InReg( info, HCR ) & ~BIT1) | BIT0) ); in usc_enable_async_clock()
6335 (u16)((usc_InReg(info, IOCR) & 0xfff8) | 0x0004) ); in usc_enable_async_clock()
6338 usc_OutReg( info, HCR, (u16)(usc_InReg( info, HCR ) & ~BIT0) ); in usc_enable_async_clock()
6966 if ( (usc_InReg( info, SICR ) != 0) || in mgsl_register_test()
6967 (usc_InReg( info, IVR ) != 0) || in mgsl_register_test()
6984 if ( (usc_InReg( info, TC0R ) != BitPatterns[i]) || in mgsl_register_test()
6985 (usc_InReg( info, TC1R ) != BitPatterns[(i+1)%Patterncount]) || in mgsl_register_test()
6986 (usc_InReg( info, TCLR ) != BitPatterns[(i+2)%Patterncount]) || in mgsl_register_test()
6987 (usc_InReg( info, RCLR ) != BitPatterns[(i+3)%Patterncount]) || in mgsl_register_test()
6988 (usc_InReg( info, RSR ) != BitPatterns[(i+4)%Patterncount]) || in mgsl_register_test()
7027 usc_OutReg( info, PCR, (unsigned short)((usc_InReg(info, PCR) | BIT13) & ~BIT12) ); in mgsl_irq_test()
7166 usc_OutReg( info, RMR, (unsigned short)((usc_InReg(info, RMR) & 0xfffc) | 0x0002) ); in mgsl_dma_test()
7217 usc_OutReg( info, TCSR, (unsigned short)(( usc_InReg(info, TCSR) & 0x0f00) | 0xfa) ); in mgsl_dma_test()
7241 FifoLevel = usc_InReg(info, TICR) >> 8; in mgsl_dma_test()
7264 usc_OutReg( info, TMR, (unsigned short)((usc_InReg(info, TMR) & 0xfffc) | 0x0002) ); in mgsl_dma_test()
7279 status = usc_InReg( info, TCSR ); in mgsl_dma_test()
7289 status = usc_InReg( info, TCSR ); in mgsl_dma_test()
7621 (usc_InReg( info, RICR ) | RXSTATUS_ABORT_RECEIVED ) ); in usc_loopmode_insert_request()
7632 return usc_InReg( info, CCSR ) & BIT7 ? 1 : 0 ; in usc_loopmode_active()