Lines Matching refs:ctrl
44 static inline struct pci_dev *ctrl_dev(struct controller *ctrl) in ctrl_dev() argument
46 return ctrl->pcie->port; in ctrl_dev()
50 static void start_int_poll_timer(struct controller *ctrl, int sec);
55 struct controller *ctrl = (struct controller *)data; in int_poll_timeout() local
58 pcie_isr(0, ctrl); in int_poll_timeout()
60 init_timer(&ctrl->poll_timer); in int_poll_timeout()
64 start_int_poll_timer(ctrl, pciehp_poll_time); in int_poll_timeout()
68 static void start_int_poll_timer(struct controller *ctrl, int sec) in start_int_poll_timer() argument
74 ctrl->poll_timer.function = &int_poll_timeout; in start_int_poll_timer()
75 ctrl->poll_timer.data = (unsigned long)ctrl; in start_int_poll_timer()
76 ctrl->poll_timer.expires = jiffies + sec * HZ; in start_int_poll_timer()
77 add_timer(&ctrl->poll_timer); in start_int_poll_timer()
80 static inline int pciehp_request_irq(struct controller *ctrl) in pciehp_request_irq() argument
82 int retval, irq = ctrl->pcie->irq; in pciehp_request_irq()
86 init_timer(&ctrl->poll_timer); in pciehp_request_irq()
87 start_int_poll_timer(ctrl, 10); in pciehp_request_irq()
92 retval = request_irq(irq, pcie_isr, IRQF_SHARED, MY_NAME, ctrl); in pciehp_request_irq()
94 ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n", in pciehp_request_irq()
99 static inline void pciehp_free_irq(struct controller *ctrl) in pciehp_free_irq() argument
102 del_timer_sync(&ctrl->poll_timer); in pciehp_free_irq()
104 free_irq(ctrl->pcie->irq, ctrl); in pciehp_free_irq()
107 static int pcie_poll_cmd(struct controller *ctrl, int timeout) in pcie_poll_cmd() argument
109 struct pci_dev *pdev = ctrl_dev(ctrl); in pcie_poll_cmd()
115 ctrl_info(ctrl, "%s: no response from device\n", in pcie_poll_cmd()
133 static void pcie_wait_cmd(struct controller *ctrl) in pcie_wait_cmd() argument
137 unsigned long cmd_timeout = ctrl->cmd_started + duration; in pcie_wait_cmd()
145 if (NO_CMD_CMPL(ctrl)) in pcie_wait_cmd()
148 if (!ctrl->cmd_busy) in pcie_wait_cmd()
161 if (ctrl->slot_ctrl & PCI_EXP_SLTCTL_HPIE && in pcie_wait_cmd()
162 ctrl->slot_ctrl & PCI_EXP_SLTCTL_CCIE) in pcie_wait_cmd()
163 rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout); in pcie_wait_cmd()
165 rc = pcie_poll_cmd(ctrl, jiffies_to_msecs(timeout)); in pcie_wait_cmd()
176 ctrl_info(ctrl, "Timeout on hotplug command %#06x (issued %u msec ago)\n", in pcie_wait_cmd()
177 ctrl->slot_ctrl, in pcie_wait_cmd()
178 jiffies_to_msecs(jiffies - ctrl->cmd_started)); in pcie_wait_cmd()
181 static void pcie_do_write_cmd(struct controller *ctrl, u16 cmd, in pcie_do_write_cmd() argument
184 struct pci_dev *pdev = ctrl_dev(ctrl); in pcie_do_write_cmd()
187 mutex_lock(&ctrl->ctrl_lock); in pcie_do_write_cmd()
192 pcie_wait_cmd(ctrl); in pcie_do_write_cmd()
196 ctrl_info(ctrl, "%s: no response from device\n", __func__); in pcie_do_write_cmd()
202 ctrl->cmd_busy = 1; in pcie_do_write_cmd()
205 ctrl->cmd_started = jiffies; in pcie_do_write_cmd()
206 ctrl->slot_ctrl = slot_ctrl; in pcie_do_write_cmd()
213 pcie_wait_cmd(ctrl); in pcie_do_write_cmd()
216 mutex_unlock(&ctrl->ctrl_lock); in pcie_do_write_cmd()
225 static void pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask) in pcie_write_cmd() argument
227 pcie_do_write_cmd(ctrl, cmd, mask, true); in pcie_write_cmd()
231 static void pcie_write_cmd_nowait(struct controller *ctrl, u16 cmd, u16 mask) in pcie_write_cmd_nowait() argument
233 pcie_do_write_cmd(ctrl, cmd, mask, false); in pcie_write_cmd_nowait()
236 bool pciehp_check_link_active(struct controller *ctrl) in pciehp_check_link_active() argument
238 struct pci_dev *pdev = ctrl_dev(ctrl); in pciehp_check_link_active()
246 ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status); in pciehp_check_link_active()
251 static void __pcie_wait_link_active(struct controller *ctrl, bool active) in __pcie_wait_link_active() argument
255 if (pciehp_check_link_active(ctrl) == active) in __pcie_wait_link_active()
260 if (pciehp_check_link_active(ctrl) == active) in __pcie_wait_link_active()
263 ctrl_dbg(ctrl, "Data Link Layer Link Active not %s in 1000 msec\n", in __pcie_wait_link_active()
267 static void pcie_wait_link_active(struct controller *ctrl) in pcie_wait_link_active() argument
269 __pcie_wait_link_active(ctrl, true); in pcie_wait_link_active()
298 int pciehp_check_link_status(struct controller *ctrl) in pciehp_check_link_status() argument
300 struct pci_dev *pdev = ctrl_dev(ctrl); in pciehp_check_link_status()
309 if (ctrl->link_active_reporting) in pciehp_check_link_status()
310 pcie_wait_link_active(ctrl); in pciehp_check_link_status()
316 found = pci_bus_check_dev(ctrl->pcie->port->subordinate, in pciehp_check_link_status()
320 ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status); in pciehp_check_link_status()
323 ctrl_err(ctrl, "link training error: status %#06x\n", in pciehp_check_link_status()
328 pcie_update_link_speed(ctrl->pcie->port->subordinate, lnk_status); in pciehp_check_link_status()
336 static int __pciehp_link_set(struct controller *ctrl, bool enable) in __pciehp_link_set() argument
338 struct pci_dev *pdev = ctrl_dev(ctrl); in __pciehp_link_set()
349 ctrl_dbg(ctrl, "%s: lnk_ctrl = %x\n", __func__, lnk_ctrl); in __pciehp_link_set()
353 static int pciehp_link_enable(struct controller *ctrl) in pciehp_link_enable() argument
355 return __pciehp_link_set(ctrl, true); in pciehp_link_enable()
360 struct controller *ctrl = slot->ctrl; in pciehp_get_attention_status() local
361 struct pci_dev *pdev = ctrl_dev(ctrl); in pciehp_get_attention_status()
365 ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n", __func__, in pciehp_get_attention_status()
366 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl); in pciehp_get_attention_status()
386 struct controller *ctrl = slot->ctrl; in pciehp_get_power_status() local
387 struct pci_dev *pdev = ctrl_dev(ctrl); in pciehp_get_power_status()
391 ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n", __func__, in pciehp_get_power_status()
392 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl); in pciehp_get_power_status()
409 struct pci_dev *pdev = ctrl_dev(slot->ctrl); in pciehp_get_latch_status()
418 struct pci_dev *pdev = ctrl_dev(slot->ctrl); in pciehp_get_adapter_status()
427 struct pci_dev *pdev = ctrl_dev(slot->ctrl); in pciehp_query_power_fault()
436 struct controller *ctrl = slot->ctrl; in pciehp_set_attention_status() local
439 if (!ATTN_LED(ctrl)) in pciehp_set_attention_status()
455 pcie_write_cmd_nowait(ctrl, slot_cmd, PCI_EXP_SLTCTL_AIC); in pciehp_set_attention_status()
456 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, in pciehp_set_attention_status()
457 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd); in pciehp_set_attention_status()
462 struct controller *ctrl = slot->ctrl; in pciehp_green_led_on() local
464 if (!PWR_LED(ctrl)) in pciehp_green_led_on()
467 pcie_write_cmd_nowait(ctrl, PCI_EXP_SLTCTL_PWR_IND_ON, in pciehp_green_led_on()
469 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, in pciehp_green_led_on()
470 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, in pciehp_green_led_on()
476 struct controller *ctrl = slot->ctrl; in pciehp_green_led_off() local
478 if (!PWR_LED(ctrl)) in pciehp_green_led_off()
481 pcie_write_cmd_nowait(ctrl, PCI_EXP_SLTCTL_PWR_IND_OFF, in pciehp_green_led_off()
483 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, in pciehp_green_led_off()
484 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, in pciehp_green_led_off()
490 struct controller *ctrl = slot->ctrl; in pciehp_green_led_blink() local
492 if (!PWR_LED(ctrl)) in pciehp_green_led_blink()
495 pcie_write_cmd_nowait(ctrl, PCI_EXP_SLTCTL_PWR_IND_BLINK, in pciehp_green_led_blink()
497 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, in pciehp_green_led_blink()
498 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, in pciehp_green_led_blink()
504 struct controller *ctrl = slot->ctrl; in pciehp_power_on_slot() local
505 struct pci_dev *pdev = ctrl_dev(ctrl); in pciehp_power_on_slot()
514 ctrl->power_fault_detected = 0; in pciehp_power_on_slot()
516 pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_ON, PCI_EXP_SLTCTL_PCC); in pciehp_power_on_slot()
517 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, in pciehp_power_on_slot()
518 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, in pciehp_power_on_slot()
521 retval = pciehp_link_enable(ctrl); in pciehp_power_on_slot()
523 ctrl_err(ctrl, "%s: Can not enable the link!\n", __func__); in pciehp_power_on_slot()
530 struct controller *ctrl = slot->ctrl; in pciehp_power_off_slot() local
532 pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_OFF, PCI_EXP_SLTCTL_PCC); in pciehp_power_off_slot()
533 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, in pciehp_power_off_slot()
534 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, in pciehp_power_off_slot()
540 struct controller *ctrl = (struct controller *)dev_id; in pcie_isr() local
541 struct pci_dev *pdev = ctrl_dev(ctrl); in pcie_isr()
544 struct slot *slot = ctrl->slot; in pcie_isr()
558 ctrl_info(ctrl, "%s: no response from device\n", in pcie_isr()
575 ctrl_dbg(ctrl, "pending interrupts %#06x from Slot Status\n", intr_loc); in pcie_isr()
579 ctrl->cmd_busy = 0; in pcie_isr()
581 wake_up(&ctrl->queue); in pcie_isr()
587 ctrl_dbg(ctrl, "ignoring hotplug event %#06x (%s requested no hotplug)\n", in pcie_isr()
599 ctrl_info(ctrl, "Button pressed on Slot(%s)\n", in pcie_isr()
607 ctrl_info(ctrl, "Card %spresent on Slot(%s)\n", in pcie_isr()
614 if ((intr_loc & PCI_EXP_SLTSTA_PFD) && !ctrl->power_fault_detected) { in pcie_isr()
615 ctrl->power_fault_detected = 1; in pcie_isr()
616 ctrl_err(ctrl, "Power fault on slot %s\n", slot_name(slot)); in pcie_isr()
621 link = pciehp_check_link_active(ctrl); in pcie_isr()
622 ctrl_info(ctrl, "slot(%s): Link %s event\n", in pcie_isr()
631 void pcie_enable_notification(struct controller *ctrl) in pcie_enable_notification() argument
652 if (ATTN_BUTTN(ctrl)) in pcie_enable_notification()
664 pcie_write_cmd_nowait(ctrl, cmd, mask); in pcie_enable_notification()
665 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, in pcie_enable_notification()
666 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, cmd); in pcie_enable_notification()
669 static void pcie_disable_notification(struct controller *ctrl) in pcie_disable_notification() argument
677 pcie_write_cmd(ctrl, 0, mask); in pcie_disable_notification()
678 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, in pcie_disable_notification()
679 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, 0); in pcie_disable_notification()
692 struct controller *ctrl = slot->ctrl; in pciehp_reset_slot() local
693 struct pci_dev *pdev = ctrl_dev(ctrl); in pciehp_reset_slot()
699 if (!ATTN_BUTTN(ctrl)) { in pciehp_reset_slot()
706 pcie_write_cmd(ctrl, 0, ctrl_mask); in pciehp_reset_slot()
707 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, in pciehp_reset_slot()
708 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, 0); in pciehp_reset_slot()
710 del_timer_sync(&ctrl->poll_timer); in pciehp_reset_slot()
712 pci_reset_bridge_secondary_bus(ctrl->pcie->port); in pciehp_reset_slot()
715 pcie_write_cmd_nowait(ctrl, ctrl_mask, ctrl_mask); in pciehp_reset_slot()
716 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, in pciehp_reset_slot()
717 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, ctrl_mask); in pciehp_reset_slot()
719 int_poll_timeout(ctrl->poll_timer.data); in pciehp_reset_slot()
724 int pcie_init_notification(struct controller *ctrl) in pcie_init_notification() argument
726 if (pciehp_request_irq(ctrl)) in pcie_init_notification()
728 pcie_enable_notification(ctrl); in pcie_init_notification()
729 ctrl->notification_enabled = 1; in pcie_init_notification()
733 static void pcie_shutdown_notification(struct controller *ctrl) in pcie_shutdown_notification() argument
735 if (ctrl->notification_enabled) { in pcie_shutdown_notification()
736 pcie_disable_notification(ctrl); in pcie_shutdown_notification()
737 pciehp_free_irq(ctrl); in pcie_shutdown_notification()
738 ctrl->notification_enabled = 0; in pcie_shutdown_notification()
742 static int pcie_init_slot(struct controller *ctrl) in pcie_init_slot() argument
750 slot->wq = alloc_workqueue("pciehp-%u", 0, 0, PSN(ctrl)); in pcie_init_slot()
754 slot->ctrl = ctrl; in pcie_init_slot()
758 ctrl->slot = slot; in pcie_init_slot()
765 static void pcie_cleanup_slot(struct controller *ctrl) in pcie_cleanup_slot() argument
767 struct slot *slot = ctrl->slot; in pcie_cleanup_slot()
773 static inline void dbg_ctrl(struct controller *ctrl) in dbg_ctrl() argument
775 struct pci_dev *pdev = ctrl->pcie->port; in dbg_ctrl()
781 ctrl_info(ctrl, "Slot Capabilities : 0x%08x\n", ctrl->slot_cap); in dbg_ctrl()
783 ctrl_info(ctrl, "Slot Status : 0x%04x\n", reg16); in dbg_ctrl()
785 ctrl_info(ctrl, "Slot Control : 0x%04x\n", reg16); in dbg_ctrl()
792 struct controller *ctrl; in pcie_init() local
796 ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL); in pcie_init()
797 if (!ctrl) { in pcie_init()
801 ctrl->pcie = dev; in pcie_init()
803 ctrl->slot_cap = slot_cap; in pcie_init()
804 mutex_init(&ctrl->ctrl_lock); in pcie_init()
805 init_waitqueue_head(&ctrl->queue); in pcie_init()
806 dbg_ctrl(ctrl); in pcie_init()
811 ctrl->link_active_reporting = 1; in pcie_init()
819 …ctrl_info(ctrl, "Slot #%d AttnBtn%c PwrCtrl%c MRL%c AttnInd%c PwrInd%c HotPlug%c Surprise%c Interl… in pcie_init()
832 if (pcie_init_slot(ctrl)) in pcie_init()
835 return ctrl; in pcie_init()
838 kfree(ctrl); in pcie_init()
843 void pciehp_release_ctrl(struct controller *ctrl) in pciehp_release_ctrl() argument
845 pcie_shutdown_notification(ctrl); in pciehp_release_ctrl()
846 pcie_cleanup_slot(ctrl); in pciehp_release_ctrl()
847 kfree(ctrl); in pciehp_release_ctrl()