Lines Matching refs:FIELD32
143 #define MAC_CSR0_REVISION FIELD32(0x0000000f)
144 #define MAC_CSR0_CHIPSET FIELD32(0x000ffff0)
153 #define MAC_CSR1_SOFT_RESET FIELD32(0x00000001)
154 #define MAC_CSR1_BBP_RESET FIELD32(0x00000002)
155 #define MAC_CSR1_HOST_READY FIELD32(0x00000004)
161 #define MAC_CSR2_BYTE0 FIELD32(0x000000ff)
162 #define MAC_CSR2_BYTE1 FIELD32(0x0000ff00)
163 #define MAC_CSR2_BYTE2 FIELD32(0x00ff0000)
164 #define MAC_CSR2_BYTE3 FIELD32(0xff000000)
175 #define MAC_CSR3_BYTE4 FIELD32(0x000000ff)
176 #define MAC_CSR3_BYTE5 FIELD32(0x0000ff00)
177 #define MAC_CSR3_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
183 #define MAC_CSR4_BYTE0 FIELD32(0x000000ff)
184 #define MAC_CSR4_BYTE1 FIELD32(0x0000ff00)
185 #define MAC_CSR4_BYTE2 FIELD32(0x00ff0000)
186 #define MAC_CSR4_BYTE3 FIELD32(0xff000000)
200 #define MAC_CSR5_BYTE4 FIELD32(0x000000ff)
201 #define MAC_CSR5_BYTE5 FIELD32(0x0000ff00)
202 #define MAC_CSR5_BSS_ID_MASK FIELD32(0x00ff0000)
208 #define MAC_CSR6_MAX_FRAME_UNIT FIELD32(0x00000fff)
220 #define MAC_CSR8_SIFS FIELD32(0x000000ff)
221 #define MAC_CSR8_SIFS_AFTER_RX_OFDM FIELD32(0x0000ff00)
222 #define MAC_CSR8_EIFS FIELD32(0xffff0000)
232 #define MAC_CSR9_SLOT_TIME FIELD32(0x000000ff)
233 #define MAC_CSR9_CWMIN FIELD32(0x00000f00)
234 #define MAC_CSR9_CWMAX FIELD32(0x0000f000)
235 #define MAC_CSR9_CW_SELECT FIELD32(0x00010000)
249 #define MAC_CSR11_DELAY_AFTER_TBCN FIELD32(0x000000ff)
250 #define MAC_CSR11_TBCN_BEFORE_WAKEUP FIELD32(0x00007f00)
251 #define MAC_CSR11_AUTOWAKE FIELD32(0x00008000)
252 #define MAC_CSR11_WAKEUP_LATENCY FIELD32(0x000f0000)
261 #define MAC_CSR12_CURRENT_STATE FIELD32(0x00000001)
262 #define MAC_CSR12_PUT_TO_SLEEP FIELD32(0x00000002)
263 #define MAC_CSR12_FORCE_WAKEUP FIELD32(0x00000004)
264 #define MAC_CSR12_BBP_CURRENT_STATE FIELD32(0x00000008)
272 #define MAC_CSR13_VAL0 FIELD32(0x00000001)
273 #define MAC_CSR13_VAL1 FIELD32(0x00000002)
274 #define MAC_CSR13_VAL2 FIELD32(0x00000004)
275 #define MAC_CSR13_VAL3 FIELD32(0x00000008)
276 #define MAC_CSR13_VAL4 FIELD32(0x00000010)
277 #define MAC_CSR13_VAL5 FIELD32(0x00000020)
278 #define MAC_CSR13_VAL6 FIELD32(0x00000040)
279 #define MAC_CSR13_VAL7 FIELD32(0x00000080)
280 #define MAC_CSR13_DIR0 FIELD32(0x00000100)
281 #define MAC_CSR13_DIR1 FIELD32(0x00000200)
282 #define MAC_CSR13_DIR2 FIELD32(0x00000400)
283 #define MAC_CSR13_DIR3 FIELD32(0x00000800)
284 #define MAC_CSR13_DIR4 FIELD32(0x00001000)
285 #define MAC_CSR13_DIR5 FIELD32(0x00002000)
286 #define MAC_CSR13_DIR6 FIELD32(0x00004000)
287 #define MAC_CSR13_DIR7 FIELD32(0x00008000)
298 #define MAC_CSR14_ON_PERIOD FIELD32(0x000000ff)
299 #define MAC_CSR14_OFF_PERIOD FIELD32(0x0000ff00)
300 #define MAC_CSR14_HW_LED FIELD32(0x00010000)
301 #define MAC_CSR14_SW_LED FIELD32(0x00020000)
302 #define MAC_CSR14_HW_LED_POLARITY FIELD32(0x00040000)
303 #define MAC_CSR14_SW_LED2 FIELD32(0x00080000)
331 #define TXRX_CSR0_RX_ACK_TIMEOUT FIELD32(0x000001ff)
332 #define TXRX_CSR0_TSF_OFFSET FIELD32(0x00007e00)
333 #define TXRX_CSR0_AUTO_TX_SEQ FIELD32(0x00008000)
334 #define TXRX_CSR0_DISABLE_RX FIELD32(0x00010000)
335 #define TXRX_CSR0_DROP_CRC FIELD32(0x00020000)
336 #define TXRX_CSR0_DROP_PHYSICAL FIELD32(0x00040000)
337 #define TXRX_CSR0_DROP_CONTROL FIELD32(0x00080000)
338 #define TXRX_CSR0_DROP_NOT_TO_ME FIELD32(0x00100000)
339 #define TXRX_CSR0_DROP_TO_DS FIELD32(0x00200000)
340 #define TXRX_CSR0_DROP_VERSION_ERROR FIELD32(0x00400000)
341 #define TXRX_CSR0_DROP_MULTICAST FIELD32(0x00800000)
342 #define TXRX_CSR0_DROP_BROADCAST FIELD32(0x01000000)
343 #define TXRX_CSR0_DROP_ACK_CTS FIELD32(0x02000000)
344 #define TXRX_CSR0_TX_WITHOUT_WAITING FIELD32(0x04000000)
350 #define TXRX_CSR1_BBP_ID0 FIELD32(0x0000007f)
351 #define TXRX_CSR1_BBP_ID0_VALID FIELD32(0x00000080)
352 #define TXRX_CSR1_BBP_ID1 FIELD32(0x00007f00)
353 #define TXRX_CSR1_BBP_ID1_VALID FIELD32(0x00008000)
354 #define TXRX_CSR1_BBP_ID2 FIELD32(0x007f0000)
355 #define TXRX_CSR1_BBP_ID2_VALID FIELD32(0x00800000)
356 #define TXRX_CSR1_BBP_ID3 FIELD32(0x7f000000)
357 #define TXRX_CSR1_BBP_ID3_VALID FIELD32(0x80000000)
363 #define TXRX_CSR2_BBP_ID0 FIELD32(0x0000007f)
364 #define TXRX_CSR2_BBP_ID0_VALID FIELD32(0x00000080)
365 #define TXRX_CSR2_BBP_ID1 FIELD32(0x00007f00)
366 #define TXRX_CSR2_BBP_ID1_VALID FIELD32(0x00008000)
367 #define TXRX_CSR2_BBP_ID2 FIELD32(0x007f0000)
368 #define TXRX_CSR2_BBP_ID2_VALID FIELD32(0x00800000)
369 #define TXRX_CSR2_BBP_ID3 FIELD32(0x7f000000)
370 #define TXRX_CSR2_BBP_ID3_VALID FIELD32(0x80000000)
376 #define TXRX_CSR3_BBP_ID0 FIELD32(0x0000007f)
377 #define TXRX_CSR3_BBP_ID0_VALID FIELD32(0x00000080)
378 #define TXRX_CSR3_BBP_ID1 FIELD32(0x00007f00)
379 #define TXRX_CSR3_BBP_ID1_VALID FIELD32(0x00008000)
380 #define TXRX_CSR3_BBP_ID2 FIELD32(0x007f0000)
381 #define TXRX_CSR3_BBP_ID2_VALID FIELD32(0x00800000)
382 #define TXRX_CSR3_BBP_ID3 FIELD32(0x7f000000)
383 #define TXRX_CSR3_BBP_ID3_VALID FIELD32(0x80000000)
393 #define TXRX_CSR4_TX_ACK_TIMEOUT FIELD32(0x000000ff)
394 #define TXRX_CSR4_CNTL_ACK_POLICY FIELD32(0x00000700)
395 #define TXRX_CSR4_ACK_CTS_PSM FIELD32(0x00010000)
396 #define TXRX_CSR4_AUTORESPOND_ENABLE FIELD32(0x00020000)
397 #define TXRX_CSR4_AUTORESPOND_PREAMBLE FIELD32(0x00040000)
398 #define TXRX_CSR4_OFDM_TX_RATE_DOWN FIELD32(0x00080000)
399 #define TXRX_CSR4_OFDM_TX_RATE_STEP FIELD32(0x00300000)
400 #define TXRX_CSR4_OFDM_TX_FALLBACK_CCK FIELD32(0x00400000)
401 #define TXRX_CSR4_LONG_RETRY_LIMIT FIELD32(0x0f000000)
402 #define TXRX_CSR4_SHORT_RETRY_LIMIT FIELD32(0xf0000000)
418 #define TXRX_CSR7_ACK_CTS_6MBS FIELD32(0x000000ff)
419 #define TXRX_CSR7_ACK_CTS_9MBS FIELD32(0x0000ff00)
420 #define TXRX_CSR7_ACK_CTS_12MBS FIELD32(0x00ff0000)
421 #define TXRX_CSR7_ACK_CTS_18MBS FIELD32(0xff000000)
427 #define TXRX_CSR8_ACK_CTS_24MBS FIELD32(0x000000ff)
428 #define TXRX_CSR8_ACK_CTS_36MBS FIELD32(0x0000ff00)
429 #define TXRX_CSR8_ACK_CTS_48MBS FIELD32(0x00ff0000)
430 #define TXRX_CSR8_ACK_CTS_54MBS FIELD32(0xff000000)
440 #define TXRX_CSR9_BEACON_INTERVAL FIELD32(0x0000ffff)
441 #define TXRX_CSR9_TSF_TICKING FIELD32(0x00010000)
442 #define TXRX_CSR9_TSF_SYNC FIELD32(0x00060000)
443 #define TXRX_CSR9_TBTT_ENABLE FIELD32(0x00080000)
444 #define TXRX_CSR9_BEACON_GEN FIELD32(0x00100000)
445 #define TXRX_CSR9_TIMESTAMP_COMPENSATE FIELD32(0xff000000)
461 #define TXRX_CSR12_LOW_TSFTIMER FIELD32(0xffffffff)
467 #define TXRX_CSR13_HIGH_TSFTIMER FIELD32(0xffffffff)
488 #define PHY_CSR0_PA_PE_BG FIELD32(0x00010000)
489 #define PHY_CSR0_PA_PE_A FIELD32(0x00020000)
495 #define PHY_CSR1_RF_RPI FIELD32(0x00010000)
510 #define PHY_CSR3_VALUE FIELD32(0x000000ff)
511 #define PHY_CSR3_REGNUM FIELD32(0x00007f00)
512 #define PHY_CSR3_READ_CONTROL FIELD32(0x00008000)
513 #define PHY_CSR3_BUSY FIELD32(0x00010000)
524 #define PHY_CSR4_VALUE FIELD32(0x00ffffff)
525 #define PHY_CSR4_NUMBER_OF_BITS FIELD32(0x1f000000)
526 #define PHY_CSR4_IF_SELECT FIELD32(0x20000000)
527 #define PHY_CSR4_PLL_LD FIELD32(0x40000000)
528 #define PHY_CSR4_BUSY FIELD32(0x80000000)
534 #define PHY_CSR5_IQ_FLIP FIELD32(0x00000004)
540 #define PHY_CSR6_IQ_FLIP FIELD32(0x00000004)
555 #define SEC_CSR0_BSS0_KEY0_VALID FIELD32(0x00000001)
556 #define SEC_CSR0_BSS0_KEY1_VALID FIELD32(0x00000002)
557 #define SEC_CSR0_BSS0_KEY2_VALID FIELD32(0x00000004)
558 #define SEC_CSR0_BSS0_KEY3_VALID FIELD32(0x00000008)
559 #define SEC_CSR0_BSS1_KEY0_VALID FIELD32(0x00000010)
560 #define SEC_CSR0_BSS1_KEY1_VALID FIELD32(0x00000020)
561 #define SEC_CSR0_BSS1_KEY2_VALID FIELD32(0x00000040)
562 #define SEC_CSR0_BSS1_KEY3_VALID FIELD32(0x00000080)
563 #define SEC_CSR0_BSS2_KEY0_VALID FIELD32(0x00000100)
564 #define SEC_CSR0_BSS2_KEY1_VALID FIELD32(0x00000200)
565 #define SEC_CSR0_BSS2_KEY2_VALID FIELD32(0x00000400)
566 #define SEC_CSR0_BSS2_KEY3_VALID FIELD32(0x00000800)
567 #define SEC_CSR0_BSS3_KEY0_VALID FIELD32(0x00001000)
568 #define SEC_CSR0_BSS3_KEY1_VALID FIELD32(0x00002000)
569 #define SEC_CSR0_BSS3_KEY2_VALID FIELD32(0x00004000)
570 #define SEC_CSR0_BSS3_KEY3_VALID FIELD32(0x00008000)
576 #define SEC_CSR1_BSS0_KEY0_CIPHER_ALG FIELD32(0x00000007)
577 #define SEC_CSR1_BSS0_KEY1_CIPHER_ALG FIELD32(0x00000070)
578 #define SEC_CSR1_BSS0_KEY2_CIPHER_ALG FIELD32(0x00000700)
579 #define SEC_CSR1_BSS0_KEY3_CIPHER_ALG FIELD32(0x00007000)
580 #define SEC_CSR1_BSS1_KEY0_CIPHER_ALG FIELD32(0x00070000)
581 #define SEC_CSR1_BSS1_KEY1_CIPHER_ALG FIELD32(0x00700000)
582 #define SEC_CSR1_BSS1_KEY2_CIPHER_ALG FIELD32(0x07000000)
583 #define SEC_CSR1_BSS1_KEY3_CIPHER_ALG FIELD32(0x70000000)
597 #define SEC_CSR4_ENABLE_BSS0 FIELD32(0x00000001)
598 #define SEC_CSR4_ENABLE_BSS1 FIELD32(0x00000002)
599 #define SEC_CSR4_ENABLE_BSS2 FIELD32(0x00000004)
600 #define SEC_CSR4_ENABLE_BSS3 FIELD32(0x00000008)
606 #define SEC_CSR5_BSS2_KEY0_CIPHER_ALG FIELD32(0x00000007)
607 #define SEC_CSR5_BSS2_KEY1_CIPHER_ALG FIELD32(0x00000070)
608 #define SEC_CSR5_BSS2_KEY2_CIPHER_ALG FIELD32(0x00000700)
609 #define SEC_CSR5_BSS2_KEY3_CIPHER_ALG FIELD32(0x00007000)
610 #define SEC_CSR5_BSS3_KEY0_CIPHER_ALG FIELD32(0x00070000)
611 #define SEC_CSR5_BSS3_KEY1_CIPHER_ALG FIELD32(0x00700000)
612 #define SEC_CSR5_BSS3_KEY2_CIPHER_ALG FIELD32(0x07000000)
613 #define SEC_CSR5_BSS3_KEY3_CIPHER_ALG FIELD32(0x70000000)
623 #define STA_CSR0_FCS_ERROR FIELD32(0x0000ffff)
624 #define STA_CSR0_PLCP_ERROR FIELD32(0xffff0000)
630 #define STA_CSR1_PHYSICAL_ERROR FIELD32(0x0000ffff)
631 #define STA_CSR1_FALSE_CCA_ERROR FIELD32(0xffff0000)
637 #define STA_CSR2_RX_FIFO_OVERFLOW_COUNT FIELD32(0x0000ffff)
638 #define STA_CSR2_RX_OVERFLOW_COUNT FIELD32(0xffff0000)
644 #define STA_CSR3_TX_BEACON_COUNT FIELD32(0x0000ffff)
650 #define STA_CSR4_TX_NO_RETRY_COUNT FIELD32(0x0000ffff)
651 #define STA_CSR4_TX_ONE_RETRY_COUNT FIELD32(0xffff0000)
657 #define STA_CSR4_TX_MULTI_RETRY_COUNT FIELD32(0x0000ffff)
658 #define STA_CSR4_TX_RETRY_FAIL_COUNT FIELD32(0xffff0000)
668 #define QOS_CSR1_BYTE4 FIELD32(0x000000ff)
669 #define QOS_CSR1_BYTE5 FIELD32(0x0000ff00)
701 #define AIFSN_CSR_AIFSN0 FIELD32(0x0000000f)
702 #define AIFSN_CSR_AIFSN1 FIELD32(0x000000f0)
703 #define AIFSN_CSR_AIFSN2 FIELD32(0x00000f00)
704 #define AIFSN_CSR_AIFSN3 FIELD32(0x0000f000)
714 #define CWMIN_CSR_CWMIN0 FIELD32(0x0000000f)
715 #define CWMIN_CSR_CWMIN1 FIELD32(0x000000f0)
716 #define CWMIN_CSR_CWMIN2 FIELD32(0x00000f00)
717 #define CWMIN_CSR_CWMIN3 FIELD32(0x0000f000)
727 #define CWMAX_CSR_CWMAX0 FIELD32(0x0000000f)
728 #define CWMAX_CSR_CWMAX1 FIELD32(0x000000f0)
729 #define CWMAX_CSR_CWMAX2 FIELD32(0x00000f00)
730 #define CWMAX_CSR_CWMAX3 FIELD32(0x0000f000)
738 #define AC_TXOP_CSR0_AC0_TX_OP FIELD32(0x0000ffff)
739 #define AC_TXOP_CSR0_AC1_TX_OP FIELD32(0xffff0000)
747 #define AC_TXOP_CSR1_AC2_TX_OP FIELD32(0x0000ffff)
748 #define AC_TXOP_CSR1_AC3_TX_OP FIELD32(0xffff0000)
790 #define RF3_TXPOWER FIELD32(0x00003e00)
795 #define RF4_FREQ_OFFSET FIELD32(0x0003f000)
943 #define TXD_W0_BURST FIELD32(0x00000001)
944 #define TXD_W0_VALID FIELD32(0x00000002)
945 #define TXD_W0_MORE_FRAG FIELD32(0x00000004)
946 #define TXD_W0_ACK FIELD32(0x00000008)
947 #define TXD_W0_TIMESTAMP FIELD32(0x00000010)
948 #define TXD_W0_OFDM FIELD32(0x00000020)
949 #define TXD_W0_IFS FIELD32(0x00000040)
950 #define TXD_W0_RETRY_MODE FIELD32(0x00000080)
951 #define TXD_W0_TKIP_MIC FIELD32(0x00000100)
952 #define TXD_W0_KEY_TABLE FIELD32(0x00000200)
953 #define TXD_W0_KEY_INDEX FIELD32(0x0000fc00)
954 #define TXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
955 #define TXD_W0_BURST2 FIELD32(0x10000000)
956 #define TXD_W0_CIPHER_ALG FIELD32(0xe0000000)
964 #define TXD_W1_HOST_Q_ID FIELD32(0x0000000f)
965 #define TXD_W1_AIFSN FIELD32(0x000000f0)
966 #define TXD_W1_CWMIN FIELD32(0x00000f00)
967 #define TXD_W1_CWMAX FIELD32(0x0000f000)
968 #define TXD_W1_IV_OFFSET FIELD32(0x003f0000)
969 #define TXD_W1_HW_SEQUENCE FIELD32(0x10000000)
970 #define TXD_W1_BUFFER_COUNT FIELD32(0xe0000000)
975 #define TXD_W2_PLCP_SIGNAL FIELD32(0x000000ff)
976 #define TXD_W2_PLCP_SERVICE FIELD32(0x0000ff00)
977 #define TXD_W2_PLCP_LENGTH_LOW FIELD32(0x00ff0000)
978 #define TXD_W2_PLCP_LENGTH_HIGH FIELD32(0xff000000)
983 #define TXD_W3_IV FIELD32(0xffffffff)
988 #define TXD_W4_EIV FIELD32(0xffffffff)
997 #define TXD_W5_FRAME_OFFSET FIELD32(0x000000ff)
998 #define TXD_W5_PACKET_ID FIELD32(0x0000ff00)
999 #define TXD_W5_TX_POWER FIELD32(0x00ff0000)
1000 #define TXD_W5_WAITING_DMA_DONE_INT FIELD32(0x01000000)
1011 #define RXD_W0_OWNER_NIC FIELD32(0x00000001)
1012 #define RXD_W0_DROP FIELD32(0x00000002)
1013 #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000004)
1014 #define RXD_W0_MULTICAST FIELD32(0x00000008)
1015 #define RXD_W0_BROADCAST FIELD32(0x00000010)
1016 #define RXD_W0_MY_BSS FIELD32(0x00000020)
1017 #define RXD_W0_CRC_ERROR FIELD32(0x00000040)
1018 #define RXD_W0_OFDM FIELD32(0x00000080)
1019 #define RXD_W0_CIPHER_ERROR FIELD32(0x00000300)
1020 #define RXD_W0_KEY_INDEX FIELD32(0x0000fc00)
1021 #define RXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
1022 #define RXD_W0_CIPHER_ALG FIELD32(0xe0000000)
1029 #define RXD_W1_SIGNAL FIELD32(0x000000ff)
1030 #define RXD_W1_RSSI_AGC FIELD32(0x00001f00)
1031 #define RXD_W1_RSSI_LNA FIELD32(0x00006000)
1032 #define RXD_W1_FRAME_OFFSET FIELD32(0x7f000000)
1038 #define RXD_W2_IV FIELD32(0xffffffff)
1044 #define RXD_W3_EIV FIELD32(0xffffffff)
1051 #define RXD_W4_ICV FIELD32(0xffffffff)
1063 #define RXD_W5_RESERVED FIELD32(0xffffffff)