Lines Matching refs:caps

176 	if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP)) {  in mlx4_check_port_params()
177 for (i = 0; i < dev->caps.num_ports - 1; i++) { in mlx4_check_port_params()
185 for (i = 0; i < dev->caps.num_ports; i++) { in mlx4_check_port_params()
186 if (!(port_type[i] & dev->caps.supported_type[i+1])) { in mlx4_check_port_params()
199 for (i = 1; i <= dev->caps.num_ports; ++i) in mlx4_set_port_mask()
200 dev->caps.port_mask[i] = dev->caps.port_type[i]; in mlx4_set_port_mask()
212 if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS) { in mlx4_query_func()
228 struct mlx4_caps *dev_cap = &dev->caps; in mlx4_enable_cqe_eqe_stride()
264 dev->caps.vl_cap[port] = port_cap->max_vl; in _mlx4_dev_port()
265 dev->caps.ib_mtu_cap[port] = port_cap->ib_mtu; in _mlx4_dev_port()
271 dev->caps.gid_table_len[port] = port_cap->max_gids; in _mlx4_dev_port()
272 dev->caps.pkey_table_len[port] = port_cap->max_pkeys; in _mlx4_dev_port()
273 dev->caps.port_width_cap[port] = port_cap->max_port_width; in _mlx4_dev_port()
274 dev->caps.eth_mtu_cap[port] = port_cap->eth_mtu; in _mlx4_dev_port()
275 dev->caps.def_mac[port] = port_cap->def_mac; in _mlx4_dev_port()
276 dev->caps.supported_type[port] = port_cap->supported_port_types; in _mlx4_dev_port()
277 dev->caps.suggested_type[port] = port_cap->suggested_type; in _mlx4_dev_port()
278 dev->caps.default_sense[port] = port_cap->default_sense; in _mlx4_dev_port()
279 dev->caps.trans_type[port] = port_cap->trans_type; in _mlx4_dev_port()
280 dev->caps.vendor_oui[port] = port_cap->vendor_oui; in _mlx4_dev_port()
281 dev->caps.wavelength[port] = port_cap->wavelength; in _mlx4_dev_port()
282 dev->caps.trans_code[port] = port_cap->trans_code; in _mlx4_dev_port()
302 if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_IGNORE_FCS)) in mlx4_enable_ignore_fcs()
307 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_IGNORE_FCS; in mlx4_enable_ignore_fcs()
311 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_FCS_KEEP)) { in mlx4_enable_ignore_fcs()
314 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_IGNORE_FCS; in mlx4_enable_ignore_fcs()
351 dev->caps.num_ports = dev_cap->num_ports; in mlx4_dev_cap()
352 dev->caps.num_sys_eqs = dev_cap->num_sys_eqs; in mlx4_dev_cap()
354 dev->caps.num_sys_eqs : in mlx4_dev_cap()
356 for (i = 1; i <= dev->caps.num_ports; ++i) { in mlx4_dev_cap()
364 dev->caps.uar_page_size = PAGE_SIZE; in mlx4_dev_cap()
365 dev->caps.num_uars = dev_cap->uar_size / PAGE_SIZE; in mlx4_dev_cap()
366 dev->caps.local_ca_ack_delay = dev_cap->local_ca_ack_delay; in mlx4_dev_cap()
367 dev->caps.bf_reg_size = dev_cap->bf_reg_size; in mlx4_dev_cap()
368 dev->caps.bf_regs_per_page = dev_cap->bf_regs_per_page; in mlx4_dev_cap()
369 dev->caps.max_sq_sg = dev_cap->max_sq_sg; in mlx4_dev_cap()
370 dev->caps.max_rq_sg = dev_cap->max_rq_sg; in mlx4_dev_cap()
371 dev->caps.max_wqes = dev_cap->max_qp_sz; in mlx4_dev_cap()
372 dev->caps.max_qp_init_rdma = dev_cap->max_requester_per_qp; in mlx4_dev_cap()
373 dev->caps.max_srq_wqes = dev_cap->max_srq_sz; in mlx4_dev_cap()
374 dev->caps.max_srq_sge = dev_cap->max_rq_sg - 1; in mlx4_dev_cap()
375 dev->caps.reserved_srqs = dev_cap->reserved_srqs; in mlx4_dev_cap()
376 dev->caps.max_sq_desc_sz = dev_cap->max_sq_desc_sz; in mlx4_dev_cap()
377 dev->caps.max_rq_desc_sz = dev_cap->max_rq_desc_sz; in mlx4_dev_cap()
383 dev->caps.max_cqes = dev_cap->max_cq_sz - 1; in mlx4_dev_cap()
384 dev->caps.reserved_cqs = dev_cap->reserved_cqs; in mlx4_dev_cap()
385 dev->caps.reserved_eqs = dev_cap->reserved_eqs; in mlx4_dev_cap()
386 dev->caps.reserved_mtts = dev_cap->reserved_mtts; in mlx4_dev_cap()
387 dev->caps.reserved_mrws = dev_cap->reserved_mrws; in mlx4_dev_cap()
390 dev->caps.reserved_uars = max_t(int, 128, dev_cap->reserved_uars); in mlx4_dev_cap()
391 dev->caps.reserved_pds = dev_cap->reserved_pds; in mlx4_dev_cap()
392 dev->caps.reserved_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ? in mlx4_dev_cap()
394 dev->caps.max_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ? in mlx4_dev_cap()
396 dev->caps.mtt_entry_sz = dev_cap->mtt_entry_sz; in mlx4_dev_cap()
398 dev->caps.max_msg_sz = dev_cap->max_msg_sz; in mlx4_dev_cap()
399 dev->caps.page_size_cap = ~(u32) (dev_cap->min_page_sz - 1); in mlx4_dev_cap()
400 dev->caps.flags = dev_cap->flags; in mlx4_dev_cap()
401 dev->caps.flags2 = dev_cap->flags2; in mlx4_dev_cap()
402 dev->caps.bmme_flags = dev_cap->bmme_flags; in mlx4_dev_cap()
403 dev->caps.reserved_lkey = dev_cap->reserved_lkey; in mlx4_dev_cap()
404 dev->caps.stat_rate_support = dev_cap->stat_rate_support; in mlx4_dev_cap()
405 dev->caps.max_gso_sz = dev_cap->max_gso_sz; in mlx4_dev_cap()
406 dev->caps.max_rss_tbl_sz = dev_cap->max_rss_tbl_sz; in mlx4_dev_cap()
408 if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_PHV_EN) { in mlx4_dev_cap()
420 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_PHV_EN; in mlx4_dev_cap()
425 dev->caps.flags |= MLX4_DEV_CAP_FLAG_SENSE_SUPPORT; in mlx4_dev_cap()
428 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_SENSE_SUPPORT; in mlx4_dev_cap()
431 dev->caps.log_num_macs = MLX4_MIN_LOG_NUM_MAC; in mlx4_dev_cap()
432 dev->caps.log_num_vlans = MLX4_MIN_LOG_NUM_VLANS; in mlx4_dev_cap()
434 dev->caps.log_num_macs = log_num_mac; in mlx4_dev_cap()
435 dev->caps.log_num_vlans = MLX4_LOG_NUM_VLANS; in mlx4_dev_cap()
438 for (i = 1; i <= dev->caps.num_ports; ++i) { in mlx4_dev_cap()
439 dev->caps.port_type[i] = MLX4_PORT_TYPE_NONE; in mlx4_dev_cap()
440 if (dev->caps.supported_type[i]) { in mlx4_dev_cap()
442 if (dev->caps.supported_type[i] == MLX4_PORT_TYPE_ETH) in mlx4_dev_cap()
443 dev->caps.port_type[i] = MLX4_PORT_TYPE_ETH; in mlx4_dev_cap()
445 else if (dev->caps.supported_type[i] == in mlx4_dev_cap()
447 dev->caps.port_type[i] = MLX4_PORT_TYPE_IB; in mlx4_dev_cap()
453 dev->caps.port_type[i] = dev->caps.suggested_type[i] ? in mlx4_dev_cap()
456 dev->caps.port_type[i] = port_type_array[i - 1]; in mlx4_dev_cap()
466 ((dev->caps.supported_type[i] == MLX4_PORT_TYPE_AUTO) && in mlx4_dev_cap()
467 (dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) && in mlx4_dev_cap()
468 (dev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT)); in mlx4_dev_cap()
475 if (mlx4_priv(dev)->sense.sense_allowed[i] && dev->caps.default_sense[i]) { in mlx4_dev_cap()
477 dev->caps.possible_type[i] = MLX4_PORT_TYPE_AUTO; in mlx4_dev_cap()
480 dev->caps.port_type[i] = sensed_port; in mlx4_dev_cap()
482 dev->caps.possible_type[i] = dev->caps.port_type[i]; in mlx4_dev_cap()
485 if (dev->caps.log_num_macs > dev_cap->port_cap[i].log_max_macs) { in mlx4_dev_cap()
486 dev->caps.log_num_macs = dev_cap->port_cap[i].log_max_macs; in mlx4_dev_cap()
488 i, 1 << dev->caps.log_num_macs); in mlx4_dev_cap()
490 if (dev->caps.log_num_vlans > dev_cap->port_cap[i].log_max_vlans) { in mlx4_dev_cap()
491 dev->caps.log_num_vlans = dev_cap->port_cap[i].log_max_vlans; in mlx4_dev_cap()
493 i, 1 << dev->caps.log_num_vlans); in mlx4_dev_cap()
497 if (mlx4_is_master(dev) && (dev->caps.num_ports == 2) && in mlx4_dev_cap()
502 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_QOS_VPP; in mlx4_dev_cap()
505 dev->caps.max_counters = dev_cap->max_counters; in mlx4_dev_cap()
507 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] = dev_cap->reserved_qps; in mlx4_dev_cap()
508 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] = in mlx4_dev_cap()
509 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] = in mlx4_dev_cap()
510 (1 << dev->caps.log_num_macs) * in mlx4_dev_cap()
511 (1 << dev->caps.log_num_vlans) * in mlx4_dev_cap()
512 dev->caps.num_ports; in mlx4_dev_cap()
513 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH] = MLX4_NUM_FEXCH; in mlx4_dev_cap()
516 dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_FS_EN) in mlx4_dev_cap()
517 dev->caps.dmfs_high_rate_qpn_base = dev_cap->dmfs_high_rate_qpn_base; in mlx4_dev_cap()
519 dev->caps.dmfs_high_rate_qpn_base = in mlx4_dev_cap()
520 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW]; in mlx4_dev_cap()
523 dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_FS_EN) { in mlx4_dev_cap()
524 dev->caps.dmfs_high_rate_qpn_range = dev_cap->dmfs_high_rate_qpn_range; in mlx4_dev_cap()
525 dev->caps.dmfs_high_steer_mode = MLX4_STEERING_DMFS_A0_DEFAULT; in mlx4_dev_cap()
526 dev->caps.flags2 |= MLX4_DEV_CAP_FLAG2_FS_A0; in mlx4_dev_cap()
528 dev->caps.dmfs_high_steer_mode = MLX4_STEERING_DMFS_A0_NOT_SUPPORTED; in mlx4_dev_cap()
529 dev->caps.dmfs_high_rate_qpn_base = in mlx4_dev_cap()
530 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW]; in mlx4_dev_cap()
531 dev->caps.dmfs_high_rate_qpn_range = MLX4_A0_STEERING_TABLE_SIZE; in mlx4_dev_cap()
534 dev->caps.rl_caps = dev_cap->rl_caps; in mlx4_dev_cap()
536 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_RSS_RAW_ETH] = in mlx4_dev_cap()
537 dev->caps.dmfs_high_rate_qpn_range; in mlx4_dev_cap()
539 dev->caps.reserved_qps = dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] + in mlx4_dev_cap()
540 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] + in mlx4_dev_cap()
541 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] + in mlx4_dev_cap()
542 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH]; in mlx4_dev_cap()
544 dev->caps.sqp_demux = (mlx4_is_master(dev)) ? MLX4_MAX_NUM_SLAVES : 0; in mlx4_dev_cap()
550 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_CQE; in mlx4_dev_cap()
551 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_EQE; in mlx4_dev_cap()
563 if ((dev->caps.flags & in mlx4_dev_cap()
566 dev->caps.function_caps |= MLX4_FUNC_CAP_64B_EQE_CQE; in mlx4_dev_cap()
570 dev->caps.alloc_res_qp_mask = in mlx4_dev_cap()
571 (dev->caps.bf_reg_size ? MLX4_RESERVE_ETH_BF_QP : 0) | in mlx4_dev_cap()
574 if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_ETS_CFG) && in mlx4_dev_cap()
575 dev->caps.flags & MLX4_DEV_CAP_FLAG_SET_ETH_SCHED) { in mlx4_dev_cap()
578 dev->caps.flags2 |= MLX4_DEV_CAP_FLAG2_ETS_CFG; in mlx4_dev_cap()
582 dev->caps.alloc_res_qp_mask = 0; in mlx4_dev_cap()
757 dev->caps.steering_mode = hca_param->steering_mode; in slave_adjust_steering_mode()
758 if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) { in slave_adjust_steering_mode()
759 dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry; in slave_adjust_steering_mode()
760 dev->caps.fs_log_max_ucast_qp_range_size = in slave_adjust_steering_mode()
763 dev->caps.num_qp_per_mgm = in slave_adjust_steering_mode()
767 mlx4_steering_mode_str(dev->caps.steering_mode)); in slave_adjust_steering_mode()
796 dev->caps.hca_core_clock = hca_param.hca_core_clock; in mlx4_slave_cap()
799 dev->caps.max_qp_dest_rdma = 1 << hca_param.log_rd_per_qp; in mlx4_slave_cap()
810 page_size = ~dev->caps.page_size_cap + 1; in mlx4_slave_cap()
819 dev->caps.uar_page_size = 1 << (hca_param.uar_page_sz + 12); in mlx4_slave_cap()
822 if (dev->caps.uar_page_size != PAGE_SIZE) { in mlx4_slave_cap()
824 dev->caps.uar_page_size, PAGE_SIZE); in mlx4_slave_cap()
843 dev->caps.num_ports = func_cap.num_ports; in mlx4_slave_cap()
849 dev->caps.num_qps = 1 << hca_param.log_num_qps; in mlx4_slave_cap()
850 dev->caps.num_srqs = 1 << hca_param.log_num_srqs; in mlx4_slave_cap()
851 dev->caps.num_cqs = 1 << hca_param.log_num_cqs; in mlx4_slave_cap()
852 dev->caps.num_mpts = 1 << hca_param.log_mpt_sz; in mlx4_slave_cap()
853 dev->caps.num_eqs = func_cap.max_eq; in mlx4_slave_cap()
854 dev->caps.reserved_eqs = func_cap.reserved_eq; in mlx4_slave_cap()
855 dev->caps.reserved_lkey = func_cap.reserved_lkey; in mlx4_slave_cap()
856 dev->caps.num_pds = MLX4_NUM_PDS; in mlx4_slave_cap()
857 dev->caps.num_mgms = 0; in mlx4_slave_cap()
858 dev->caps.num_amgms = 0; in mlx4_slave_cap()
860 if (dev->caps.num_ports > MLX4_MAX_PORTS) { in mlx4_slave_cap()
862 dev->caps.num_ports, MLX4_MAX_PORTS); in mlx4_slave_cap()
868 dev->caps.qp0_qkey = kcalloc(dev->caps.num_ports, sizeof(u32), GFP_KERNEL); in mlx4_slave_cap()
869 dev->caps.qp0_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL); in mlx4_slave_cap()
870 dev->caps.qp0_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL); in mlx4_slave_cap()
871 dev->caps.qp1_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL); in mlx4_slave_cap()
872 dev->caps.qp1_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL); in mlx4_slave_cap()
874 if (!dev->caps.qp0_tunnel || !dev->caps.qp0_proxy || in mlx4_slave_cap()
875 !dev->caps.qp1_tunnel || !dev->caps.qp1_proxy || in mlx4_slave_cap()
876 !dev->caps.qp0_qkey) { in mlx4_slave_cap()
881 for (i = 1; i <= dev->caps.num_ports; ++i) { in mlx4_slave_cap()
888 dev->caps.qp0_qkey[i - 1] = func_cap.qp0_qkey; in mlx4_slave_cap()
889 dev->caps.qp0_tunnel[i - 1] = func_cap.qp0_tunnel_qpn; in mlx4_slave_cap()
890 dev->caps.qp0_proxy[i - 1] = func_cap.qp0_proxy_qpn; in mlx4_slave_cap()
891 dev->caps.qp1_tunnel[i - 1] = func_cap.qp1_tunnel_qpn; in mlx4_slave_cap()
892 dev->caps.qp1_proxy[i - 1] = func_cap.qp1_proxy_qpn; in mlx4_slave_cap()
893 dev->caps.port_mask[i] = dev->caps.port_type[i]; in mlx4_slave_cap()
894 dev->caps.phys_port_id[i] = func_cap.phys_port_id; in mlx4_slave_cap()
896 &dev->caps.gid_table_len[i], in mlx4_slave_cap()
897 &dev->caps.pkey_table_len[i]); in mlx4_slave_cap()
902 if (dev->caps.uar_page_size * (dev->caps.num_uars - in mlx4_slave_cap()
903 dev->caps.reserved_uars) > in mlx4_slave_cap()
907 dev->caps.uar_page_size * dev->caps.num_uars, in mlx4_slave_cap()
915 dev->caps.eqe_size = 64; in mlx4_slave_cap()
916 dev->caps.eqe_factor = 1; in mlx4_slave_cap()
918 dev->caps.eqe_size = 32; in mlx4_slave_cap()
919 dev->caps.eqe_factor = 0; in mlx4_slave_cap()
923 dev->caps.cqe_size = 64; in mlx4_slave_cap()
924 dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE; in mlx4_slave_cap()
926 dev->caps.cqe_size = 32; in mlx4_slave_cap()
930 dev->caps.eqe_size = hca_param.eqe_size; in mlx4_slave_cap()
931 dev->caps.eqe_factor = 0; in mlx4_slave_cap()
935 dev->caps.cqe_size = hca_param.cqe_size; in mlx4_slave_cap()
937 dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE; in mlx4_slave_cap()
940 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS; in mlx4_slave_cap()
948 dev->caps.bf_reg_size) in mlx4_slave_cap()
949 dev->caps.alloc_res_qp_mask |= MLX4_RESERVE_ETH_BF_QP; in mlx4_slave_cap()
952 dev->caps.alloc_res_qp_mask |= MLX4_RESERVE_A0_QP; in mlx4_slave_cap()
957 kfree(dev->caps.qp0_qkey); in mlx4_slave_cap()
958 kfree(dev->caps.qp0_tunnel); in mlx4_slave_cap()
959 kfree(dev->caps.qp0_proxy); in mlx4_slave_cap()
960 kfree(dev->caps.qp1_tunnel); in mlx4_slave_cap()
961 kfree(dev->caps.qp1_proxy); in mlx4_slave_cap()
962 dev->caps.qp0_qkey = NULL; in mlx4_slave_cap()
963 dev->caps.qp0_tunnel = NULL; in mlx4_slave_cap()
964 dev->caps.qp0_proxy = NULL; in mlx4_slave_cap()
965 dev->caps.qp1_tunnel = NULL; in mlx4_slave_cap()
966 dev->caps.qp1_proxy = NULL; in mlx4_slave_cap()
979 for (port = 1; port <= dev->caps.num_ports; port++) { in mlx4_request_modules()
980 if (dev->caps.port_type[port] == MLX4_PORT_TYPE_IB) in mlx4_request_modules()
982 else if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH) in mlx4_request_modules()
988 if (has_ib_port || (dev->caps.flags & MLX4_DEV_CAP_FLAG_IBOE)) in mlx4_request_modules()
1003 for (port = 0; port < dev->caps.num_ports; port++) { in mlx4_change_port_types()
1006 if (port_types[port] != dev->caps.port_type[port + 1]) in mlx4_change_port_types()
1011 for (port = 1; port <= dev->caps.num_ports; port++) { in mlx4_change_port_types()
1013 dev->caps.port_type[port] = port_types[port - 1]; in mlx4_change_port_types()
1044 (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_IB) ? in show_port_type()
1046 if (mdev->caps.possible_type[info->port] == MLX4_PORT_TYPE_AUTO) in show_port_type()
1085 mdev->caps.possible_type[info->port] = info->tmp_type; in set_port_type()
1087 for (i = 0; i < mdev->caps.num_ports; i++) { in set_port_type()
1089 mdev->caps.possible_type[i+1]; in set_port_type()
1091 types[i] = mdev->caps.port_type[i+1]; in set_port_type()
1094 if (!(mdev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) && in set_port_type()
1095 !(mdev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT)) { in set_port_type()
1096 for (i = 1; i <= mdev->caps.num_ports; i++) { in set_port_type()
1097 if (mdev->caps.possible_type[i] == MLX4_PORT_TYPE_AUTO) { in set_port_type()
1098 mdev->caps.possible_type[i] = mdev->caps.port_type[i]; in set_port_type()
1117 for (i = 0; i < mdev->caps.num_ports; i++) in set_port_type()
1171 if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH) in show_port_ib_mtu()
1175 ibta_mtu_to_int(mdev->caps.port_ib_mtu[info->port])); in show_port_ib_mtu()
1189 if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH) { in set_port_ib_mtu()
1203 mdev->caps.port_ib_mtu[info->port] = ibta_mtu; in set_port_ib_mtu()
1208 for (port = 1; port <= mdev->caps.num_ports; port++) { in set_port_ib_mtu()
1272 if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_PORT_REMAP)) in mlx4_port_map_set()
1354 cmpt_entry_sz, dev->caps.num_qps, in mlx4_init_cmpt_table()
1355 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW], in mlx4_init_cmpt_table()
1364 cmpt_entry_sz, dev->caps.num_srqs, in mlx4_init_cmpt_table()
1365 dev->caps.reserved_srqs, 0, 0); in mlx4_init_cmpt_table()
1373 cmpt_entry_sz, dev->caps.num_cqs, in mlx4_init_cmpt_table()
1374 dev->caps.reserved_cqs, 0, 0); in mlx4_init_cmpt_table()
1456 dev->caps.reserved_mtts = in mlx4_init_icm()
1457 ALIGN(dev->caps.reserved_mtts * dev->caps.mtt_entry_sz, in mlx4_init_icm()
1458 dma_get_cache_alignment()) / dev->caps.mtt_entry_sz; in mlx4_init_icm()
1462 dev->caps.mtt_entry_sz, in mlx4_init_icm()
1463 dev->caps.num_mtts, in mlx4_init_icm()
1464 dev->caps.reserved_mtts, 1, 0); in mlx4_init_icm()
1473 dev->caps.num_mpts, in mlx4_init_icm()
1474 dev->caps.reserved_mrws, 1, 1); in mlx4_init_icm()
1483 dev->caps.num_qps, in mlx4_init_icm()
1484 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW], in mlx4_init_icm()
1494 dev->caps.num_qps, in mlx4_init_icm()
1495 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW], in mlx4_init_icm()
1505 dev->caps.num_qps, in mlx4_init_icm()
1506 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW], in mlx4_init_icm()
1516 dev->caps.num_qps, in mlx4_init_icm()
1517 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW], in mlx4_init_icm()
1527 dev->caps.num_cqs, in mlx4_init_icm()
1528 dev->caps.reserved_cqs, 0, 0); in mlx4_init_icm()
1537 dev->caps.num_srqs, in mlx4_init_icm()
1538 dev->caps.reserved_srqs, 0, 0); in mlx4_init_icm()
1554 dev->caps.num_mgms + dev->caps.num_amgms, in mlx4_init_icm()
1555 dev->caps.num_mgms + dev->caps.num_amgms, in mlx4_init_icm()
1647 if (!dev->caps.bf_reg_size) in map_bf_area()
1651 (dev->caps.num_uars << PAGE_SHIFT); in map_bf_area()
1653 (dev->caps.num_uars << PAGE_SHIFT); in map_bf_area()
1792 dev->caps.vf_caps |= MLX4_VF_CAP_FLAG_RESET; in mlx4_reset_vf_support()
1869 for (i = 1; i <= dev->caps.num_ports; i++) { in mlx4_parav_master_pf_caps()
1870 if (dev->caps.port_type[i] == MLX4_PORT_TYPE_ETH) in mlx4_parav_master_pf_caps()
1871 dev->caps.gid_table_len[i] = in mlx4_parav_master_pf_caps()
1874 dev->caps.gid_table_len[i] = 1; in mlx4_parav_master_pf_caps()
1875 dev->caps.pkey_table_len[i] = in mlx4_parav_master_pf_caps()
1923 if (dev->caps.dmfs_high_steer_mode == in choose_steering_mode()
1927 dev->caps.dmfs_high_steer_mode = in choose_steering_mode()
1941 dev->caps.steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED; in choose_steering_mode()
1942 dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry; in choose_steering_mode()
1943 dev->caps.fs_log_max_ucast_qp_range_size = in choose_steering_mode()
1946 if (dev->caps.dmfs_high_steer_mode != in choose_steering_mode()
1948 dev->caps.dmfs_high_steer_mode = MLX4_STEERING_DMFS_A0_DISABLE; in choose_steering_mode()
1949 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER && in choose_steering_mode()
1950 dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER) in choose_steering_mode()
1951 dev->caps.steering_mode = MLX4_STEERING_MODE_B0; in choose_steering_mode()
1953 dev->caps.steering_mode = MLX4_STEERING_MODE_A0; in choose_steering_mode()
1955 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER || in choose_steering_mode()
1956 dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER) in choose_steering_mode()
1963 dev->caps.num_qp_per_mgm = mlx4_get_qp_per_mgm(dev); in choose_steering_mode()
1966 mlx4_steering_mode_str(dev->caps.steering_mode), in choose_steering_mode()
1974 if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED && in choose_tunnel_offload_mode()
1976 dev->caps.tunnel_offload_mode = MLX4_TUNNEL_OFFLOAD_MODE_VXLAN; in choose_tunnel_offload_mode()
1978 dev->caps.tunnel_offload_mode = MLX4_TUNNEL_OFFLOAD_MODE_NONE; in choose_tunnel_offload_mode()
1980 mlx4_dbg(dev, "Tunneling offload mode is: %s\n", (dev->caps.tunnel_offload_mode in choose_tunnel_offload_mode()
1989 if (dev->caps.dmfs_high_steer_mode == MLX4_STEERING_DMFS_A0_NOT_SUPPORTED) in mlx4_validate_optimized_steering()
1992 for (i = 1; i <= dev->caps.num_ports; i++) { in mlx4_validate_optimized_steering()
1996 } else if ((dev->caps.dmfs_high_steer_mode != in mlx4_validate_optimized_steering()
1999 !!(dev->caps.dmfs_high_steer_mode == in mlx4_validate_optimized_steering()
2004 dev->caps.dmfs_high_steer_mode), in mlx4_validate_optimized_steering()
2065 if (dev->caps.dmfs_high_steer_mode == MLX4_STEERING_DMFS_A0_STATIC && in mlx4_init_hca()
2067 dev->caps.function_caps |= MLX4_FUNC_CAP_DMFS_A0_STATIC; in mlx4_init_hca()
2082 if (dev->caps.steering_mode == in mlx4_init_hca()
2093 dev->caps.max_fmr_maps = (1 << (32 - ilog2(dev->caps.num_mpts))) - 1; in mlx4_init_hca()
2095 init_hca.log_uar_sz = ilog2(dev->caps.num_uars); in mlx4_init_hca()
2098 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_MEM_WINDOW || in mlx4_init_hca()
2099 dev->caps.bmme_flags & MLX4_BMME_FLAG_TYPE_2_WIN) in mlx4_init_hca()
2118 dev->caps.num_eqs = dev_cap.max_eqs; in mlx4_init_hca()
2119 dev->caps.reserved_eqs = dev_cap.reserved_eqs; in mlx4_init_hca()
2120 dev->caps.reserved_uars = dev_cap.reserved_uars; in mlx4_init_hca()
2128 if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_TS) { in mlx4_init_hca()
2133 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS; in mlx4_init_hca()
2135 dev->caps.hca_core_clock = in mlx4_init_hca()
2142 if (!dev->caps.hca_core_clock) { in mlx4_init_hca()
2143 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS; in mlx4_init_hca()
2151 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS; in mlx4_init_hca()
2156 if (dev->caps.dmfs_high_steer_mode != in mlx4_init_hca()
2161 if (dev->caps.dmfs_high_steer_mode == in mlx4_init_hca()
2163 dev->caps.dmfs_high_rate_qpn_base = in mlx4_init_hca()
2164 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW]; in mlx4_init_hca()
2165 dev->caps.dmfs_high_rate_qpn_range = in mlx4_init_hca()
2171 dev->caps.dmfs_high_steer_mode)); in mlx4_init_hca()
2206 dev->caps.rx_checksum_flags_port[1] = params.rx_csum_flags_port_1; in mlx4_init_hca()
2207 dev->caps.rx_checksum_flags_port[2] = params.rx_csum_flags_port_2; in mlx4_init_hca()
2219 kfree(dev->caps.qp0_qkey); in mlx4_init_hca()
2220 kfree(dev->caps.qp0_tunnel); in mlx4_init_hca()
2221 kfree(dev->caps.qp0_proxy); in mlx4_init_hca()
2222 kfree(dev->caps.qp1_tunnel); in mlx4_init_hca()
2223 kfree(dev->caps.qp1_proxy); in mlx4_init_hca()
2244 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)) in mlx4_init_counters_table()
2247 if (!dev->caps.max_counters) in mlx4_init_counters_table()
2250 nent_pow2 = roundup_pow_of_two(dev->caps.max_counters); in mlx4_init_counters_table()
2254 nent_pow2 - dev->caps.max_counters + 1); in mlx4_init_counters_table()
2259 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)) in mlx4_cleanup_counters_table()
2262 if (!dev->caps.max_counters) in mlx4_cleanup_counters_table()
2273 for (port = 0; port < dev->caps.num_ports; port++) in mlx4_cleanup_default_counters()
2284 for (port = 0; port < dev->caps.num_ports; port++) in mlx4_allocate_default_counters()
2287 for (port = 0; port < dev->caps.num_ports; port++) { in mlx4_allocate_default_counters()
2318 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)) in __mlx4_counter_alloc()
2369 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)) in __mlx4_counter_free()
2554 for (port = 1; port <= dev->caps.num_ports; port++) { in mlx4_setup_hca()
2561 dev->caps.ib_port_def_cap[port] = ib_port_default_caps; in mlx4_setup_hca()
2575 dev->caps.port_ib_mtu[port] = IB_MTU_2048; in mlx4_setup_hca()
2577 dev->caps.port_ib_mtu[port] = IB_MTU_4096; in mlx4_setup_hca()
2580 dev->caps.pkey_table_len[port] : -1); in mlx4_setup_hca()
2645 if (eqn > dev->caps.num_comp_vectors) in mlx4_init_affinity_hint()
2675 int nreq = dev->caps.num_ports * num_online_cpus() + 1; in mlx4_enable_msi_x()
2677 nreq = min_t(int, dev->caps.num_eqs - dev->caps.reserved_eqs, in mlx4_enable_msi_x()
2697 dev->caps.num_comp_vectors = nreq - 1; in mlx4_enable_msi_x()
2701 dev->caps.num_ports); in mlx4_enable_msi_x()
2703 for (i = 0; i < dev->caps.num_comp_vectors + 1; i++) { in mlx4_enable_msi_x()
2710 if (MLX4_IS_LEGACY_EQ_MODE(dev->caps)) { in mlx4_enable_msi_x()
2712 dev->caps.num_ports); in mlx4_enable_msi_x()
2732 if ((dev->caps.num_comp_vectors > dev->caps.num_ports) && in mlx4_enable_msi_x()
2734 (dev->caps.num_comp_vectors / dev->caps.num_ports)) == in mlx4_enable_msi_x()
2749 dev->caps.num_comp_vectors = 1; in mlx4_enable_msi_x()
2756 dev->caps.num_ports); in mlx4_enable_msi_x()
2832 int num_entries = dev->caps.num_ports; in mlx4_init_steering()
2852 int num_entries = dev->caps.num_ports; in mlx4_clear_steering()
3231 if (dev->caps.num_ports < 2 && in mlx4_load_one()
3236 dev->caps.num_ports); in mlx4_load_one()
3249 dev->caps.num_ports; in mlx4_load_one()
3288 dev->caps.num_comp_vectors = 1; in mlx4_load_one()
3309 for (port = 1; port <= dev->caps.num_ports; port++) { in mlx4_load_one()
3371 kfree(dev->caps.qp0_qkey); in mlx4_load_one()
3372 kfree(dev->caps.qp0_tunnel); in mlx4_load_one()
3373 kfree(dev->caps.qp0_proxy); in mlx4_load_one()
3374 kfree(dev->caps.qp1_tunnel); in mlx4_load_one()
3375 kfree(dev->caps.qp1_proxy); in mlx4_load_one()
3619 for (i = 0; i < dev->caps.num_ports; i++) { in mlx4_unload_one()
3620 dev->persist->curr_port_type[i] = dev->caps.port_type[i + 1]; in mlx4_unload_one()
3621 dev->persist->curr_port_poss_type[i] = dev->caps. in mlx4_unload_one()
3630 for (p = 1; p <= dev->caps.num_ports; p++) { in mlx4_unload_one()
3676 kfree(dev->caps.qp0_qkey); in mlx4_unload_one()
3677 kfree(dev->caps.qp0_tunnel); in mlx4_unload_one()
3678 kfree(dev->caps.qp0_proxy); in mlx4_unload_one()
3679 kfree(dev->caps.qp1_tunnel); in mlx4_unload_one()
3680 kfree(dev->caps.qp1_proxy); in mlx4_unload_one()
3738 for (i = 0; i < dev->caps.num_ports; i++) in restore_current_port_types()
3739 dev->caps.possible_type[i + 1] = poss_types[i]; in restore_current_port_types()