Lines Matching refs:smc501_readl
136 unsigned long misct = smc501_readl(sm->regs + SM501_MISC_TIMING); in sm501_dump_clk()
137 unsigned long pm0 = smc501_readl(sm->regs + SM501_POWER_MODE_0_CLOCK); in sm501_dump_clk()
138 unsigned long pm1 = smc501_readl(sm->regs + SM501_POWER_MODE_1_CLOCK); in sm501_dump_clk()
139 unsigned long pmc = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL); in sm501_dump_clk()
196 smc501_readl(regs + SM501_SYSTEM_CONTROL)); in sm501_dump_regs()
198 smc501_readl(regs + SM501_MISC_CONTROL)); in sm501_dump_regs()
200 smc501_readl(regs + SM501_GPIO31_0_CONTROL)); in sm501_dump_regs()
202 smc501_readl(regs + SM501_GPIO63_32_CONTROL)); in sm501_dump_regs()
204 smc501_readl(regs + SM501_DRAM_CONTROL)); in sm501_dump_regs()
206 smc501_readl(regs + SM501_ARBTRTN_CONTROL)); in sm501_dump_regs()
208 smc501_readl(regs + SM501_MISC_TIMING)); in sm501_dump_regs()
214 smc501_readl(sm->regs + SM501_CURRENT_GATE)); in sm501_dump_gate()
216 smc501_readl(sm->regs + SM501_CURRENT_CLOCK)); in sm501_dump_gate()
218 smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL)); in sm501_dump_gate()
234 smc501_readl(sm->regs); in sm501_sync_regs()
264 misc = smc501_readl(sm->regs + SM501_MISC_CONTROL); in sm501_misc_control()
297 data = smc501_readl(sm->regs + reg); in sm501_modify_reg()
325 mode = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL); in sm501_unit_power()
326 gate = smc501_readl(sm->regs + SM501_CURRENT_GATE); in sm501_unit_power()
327 clock = smc501_readl(sm->regs + SM501_CURRENT_CLOCK); in sm501_unit_power()
514 unsigned long mode = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL); in sm501_set_clock()
515 unsigned long gate = smc501_readl(sm->regs + SM501_CURRENT_GATE); in sm501_set_clock()
516 unsigned long clock = smc501_readl(sm->regs + SM501_CURRENT_CLOCK); in sm501_set_clock()
587 mode = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL); in sm501_set_clock()
588 gate = smc501_readl(sm->regs + SM501_CURRENT_GATE); in sm501_set_clock()
589 clock = smc501_readl(sm->regs + SM501_CURRENT_CLOCK); in sm501_set_clock()
898 result = smc501_readl(smgpio->regbase + SM501_GPIO_DATA_LOW); in sm501_gpio_get()
911 if (smc501_readl(smchip->control) & bit) { in sm501_gpio_ensure_gpio()
915 ctrl = smc501_readl(smchip->control); in sm501_gpio_ensure_gpio()
938 val = smc501_readl(regs + SM501_GPIO_DATA_LOW) & ~bit; in sm501_gpio_set()
963 ddr = smc501_readl(regs + SM501_GPIO_DDR_LOW); in sm501_gpio_input()
990 val = smc501_readl(regs + SM501_GPIO_DATA_LOW); in sm501_gpio_output()
997 ddr = smc501_readl(regs + SM501_GPIO_DDR_LOW); in sm501_gpio_output()
1216 reg, smc501_readl(sm->regs + reg)); in sm501_dbg_regs()
1240 tmp = smc501_readl(sm->regs + reg); in sm501_init_reg()
1284 unsigned long pwrmode = smc501_readl(sm->regs + SM501_CURRENT_CLOCK); in sm501_check_clocks()
1319 devid = smc501_readl(sm->regs + SM501_DEVICEID); in sm501_init_dev()
1329 dramctrl = smc501_readl(sm->regs + SM501_DRAM_CONTROL); in sm501_init_dev()
1475 sm->pm_misc = smc501_readl(sm->regs + SM501_MISC_CONTROL); in sm501_plat_suspend()
1499 if (smc501_readl(sm->regs + SM501_MISC_CONTROL) != sm->pm_misc) { in sm501_plat_resume()