Lines Matching refs:cx
101 static int load_cpu_fw_direct(const char *fn, u8 __iomem *mem, struct cx18 *cx) in load_cpu_fw_direct() argument
109 if (request_firmware(&fw, fn, &cx->pci_dev->dev)) { in load_cpu_fw_direct()
118 cx18_setup_page(cx, i); in load_cpu_fw_direct()
121 cx18_raw_writel(cx, *src, dst); in load_cpu_fw_direct()
122 if (cx18_raw_readl(cx, dst) != *src) { in load_cpu_fw_direct()
125 cx18_setup_page(cx, 0); in load_cpu_fw_direct()
132 if (!test_bit(CX18_F_I_LOADED_FW, &cx->i_flags)) in load_cpu_fw_direct()
136 cx18_setup_page(cx, SCB_OFFSET); in load_cpu_fw_direct()
140 static int load_apu_fw_direct(const char *fn, u8 __iomem *dst, struct cx18 *cx, in load_apu_fw_direct() argument
153 if (request_firmware(&fw, fn, &cx->pci_dev->dev)) { in load_apu_fw_direct()
156 cx18_setup_page(cx, 0); in load_apu_fw_direct()
187 cx18_setup_page(cx, seghdr.addr + i); in load_apu_fw_direct()
190 cx18_raw_writel(cx, src[(offset + j) / 4], in load_apu_fw_direct()
192 if (cx18_raw_readl(cx, dst + seghdr.addr + j) in load_apu_fw_direct()
197 cx18_setup_page(cx, 0); in load_apu_fw_direct()
204 if (!test_bit(CX18_F_I_LOADED_FW, &cx->i_flags)) in load_apu_fw_direct()
209 cx18_setup_page(cx, 0); in load_apu_fw_direct()
213 void cx18_halt_firmware(struct cx18 *cx) in cx18_halt_firmware() argument
216 cx18_write_reg_expect(cx, 0x000F000F, CX18_PROC_SOFT_RESET, in cx18_halt_firmware()
218 cx18_write_reg_expect(cx, 0x00020002, CX18_ADEC_CONTROL, in cx18_halt_firmware()
222 void cx18_init_power(struct cx18 *cx, int lowpwr) in cx18_init_power() argument
226 cx18_write_reg(cx, 0x00000008, CX18_PLL_POWER_DOWN); in cx18_init_power()
229 cx18_write_reg_expect(cx, 0x00020000, CX18_ADEC_CONTROL, in cx18_init_power()
271 cx18_write_reg(cx, lowpwr ? 0xD : 0x11, CX18_FAST_CLOCK_PLL_INT); in cx18_init_power()
272 cx18_write_reg(cx, lowpwr ? 0x1EFBF37 : 0x038E3D7, in cx18_init_power()
275 cx18_write_reg(cx, 2, CX18_FAST_CLOCK_PLL_POST); in cx18_init_power()
276 cx18_write_reg(cx, 1, CX18_FAST_CLOCK_PLL_PRESCALE); in cx18_init_power()
277 cx18_write_reg(cx, 4, CX18_FAST_CLOCK_PLL_ADJUST_BANDWIDTH); in cx18_init_power()
282 cx18_write_reg(cx, lowpwr ? 0xD : 0xC, CX18_SLOW_CLOCK_PLL_INT); in cx18_init_power()
283 cx18_write_reg(cx, lowpwr ? 0x30C344 : 0x124927F, in cx18_init_power()
285 cx18_write_reg(cx, 3, CX18_SLOW_CLOCK_PLL_POST); in cx18_init_power()
289 cx18_write_reg(cx, 0xF, CX18_MPEG_CLOCK_PLL_INT); in cx18_init_power()
290 cx18_write_reg(cx, 0x2BE2FE, CX18_MPEG_CLOCK_PLL_FRAC); in cx18_init_power()
291 cx18_write_reg(cx, 8, CX18_MPEG_CLOCK_PLL_POST); in cx18_init_power()
309 cx18_write_reg_expect(cx, 0xFFFF0020, CX18_CLOCK_SELECT1, in cx18_init_power()
311 cx18_write_reg_expect(cx, 0xFFFF0004, CX18_CLOCK_SELECT2, in cx18_init_power()
315 cx18_write_reg_expect(cx, 0x00060004, CX18_CLOCK_SELECT1, in cx18_init_power()
317 cx18_write_reg_expect(cx, 0x00060006, CX18_CLOCK_SELECT2, in cx18_init_power()
321 cx18_write_reg_expect(cx, 0xFFFF0002, CX18_HALF_CLOCK_SELECT1, in cx18_init_power()
323 cx18_write_reg_expect(cx, 0xFFFF0104, CX18_HALF_CLOCK_SELECT2, in cx18_init_power()
325 cx18_write_reg_expect(cx, 0xFFFF9026, CX18_CLOCK_ENABLE1, in cx18_init_power()
327 cx18_write_reg_expect(cx, 0xFFFF3105, CX18_CLOCK_ENABLE2, in cx18_init_power()
331 void cx18_init_memory(struct cx18 *cx) in cx18_init_memory() argument
334 cx18_write_reg_expect(cx, 0x00010000, CX18_DDR_SOFT_RESET, in cx18_init_memory()
338 cx18_write_reg(cx, cx->card->ddr.chip_config, CX18_DDR_CHIP_CONFIG); in cx18_init_memory()
342 cx18_write_reg(cx, cx->card->ddr.refresh, CX18_DDR_REFRESH); in cx18_init_memory()
343 cx18_write_reg(cx, cx->card->ddr.timing1, CX18_DDR_TIMING1); in cx18_init_memory()
344 cx18_write_reg(cx, cx->card->ddr.timing2, CX18_DDR_TIMING2); in cx18_init_memory()
349 cx18_write_reg(cx, cx->card->ddr.tune_lane, CX18_DDR_TUNE_LANE); in cx18_init_memory()
350 cx18_write_reg(cx, cx->card->ddr.initial_emrs, CX18_DDR_INITIAL_EMRS); in cx18_init_memory()
354 cx18_write_reg_expect(cx, 0x00020000, CX18_DDR_SOFT_RESET, in cx18_init_memory()
359 cx18_write_reg(cx, 0x00000010, CX18_DDR_POWER_REG); in cx18_init_memory()
361 cx18_write_reg_expect(cx, 0x00010001, CX18_REG_BUS_TIMEOUT_EN, in cx18_init_memory()
364 cx18_write_reg(cx, 0x48, CX18_DDR_MB_PER_ROW_7); in cx18_init_memory()
365 cx18_write_reg(cx, 0xE0000, CX18_DDR_BASE_63_ADDR); in cx18_init_memory()
367 cx18_write_reg(cx, 0x00000101, CX18_WMB_CLIENT02); /* AO */ in cx18_init_memory()
368 cx18_write_reg(cx, 0x00000101, CX18_WMB_CLIENT09); /* AI2 */ in cx18_init_memory()
369 cx18_write_reg(cx, 0x00000101, CX18_WMB_CLIENT05); /* VIM1 */ in cx18_init_memory()
370 cx18_write_reg(cx, 0x00000101, CX18_WMB_CLIENT06); /* AI1 */ in cx18_init_memory()
371 cx18_write_reg(cx, 0x00000101, CX18_WMB_CLIENT07); /* 3D comb */ in cx18_init_memory()
372 cx18_write_reg(cx, 0x00000101, CX18_WMB_CLIENT10); /* ME */ in cx18_init_memory()
373 cx18_write_reg(cx, 0x00000101, CX18_WMB_CLIENT12); /* ENC */ in cx18_init_memory()
374 cx18_write_reg(cx, 0x00000101, CX18_WMB_CLIENT13); /* PK */ in cx18_init_memory()
375 cx18_write_reg(cx, 0x00000101, CX18_WMB_CLIENT11); /* RC */ in cx18_init_memory()
376 cx18_write_reg(cx, 0x00000101, CX18_WMB_CLIENT14); /* AVO */ in cx18_init_memory()
382 int cx18_firmware_init(struct cx18 *cx) in cx18_firmware_init() argument
389 cx18_write_reg(cx, 0x5, CX18_DSP0_INTERRUPT_MASK); in cx18_firmware_init()
392 cx18_write_reg_expect(cx, 0x000F000F, CX18_PROC_SOFT_RESET, in cx18_firmware_init()
398 if ((cx18_read_reg(cx, CX18_PROC_SOFT_RESET) & 8) == 0) { in cx18_firmware_init()
403 cx18_sw1_irq_enable(cx, IRQ_CPU_TO_EPU | IRQ_APU_TO_EPU); in cx18_firmware_init()
404 cx18_sw2_irq_enable(cx, IRQ_CPU_TO_EPU_ACK | IRQ_APU_TO_EPU_ACK); in cx18_firmware_init()
406 sz = load_cpu_fw_direct(CX18_CPU_FIRMWARE, cx->enc_mem, cx); in cx18_firmware_init()
411 cx18_init_scb(cx); in cx18_firmware_init()
414 sz = load_apu_fw_direct(CX18_APU_FIRMWARE, cx->enc_mem, cx, in cx18_firmware_init()
420 cx18_write_reg_expect(cx, 0x00080000, CX18_PROC_SOFT_RESET, in cx18_firmware_init()
425 retries < 50 && (cx18_read_reg(cx, CX18_PROC_SOFT_RESET) & 1) == 1; in cx18_firmware_init()
432 (cx18_read_reg(cx, CX18_PROC_SOFT_RESET) & 1) == 1) { in cx18_firmware_init()
446 cx18_sw2_irq_disable_cpu(cx, IRQ_CPU_TO_EPU_ACK | IRQ_APU_TO_EPU_ACK); in cx18_firmware_init()
449 sz = cx18_vapi_result(cx, api_args, CX18_CPU_DEBUG_PEEK32, 1, 0); in cx18_firmware_init()
454 cx18_write_reg_expect(cx, 0x14001400, 0xc78110, 0x00001400, 0x14001400); in cx18_firmware_init()