Lines Matching refs:i2c
174 #define xiic_tx_space(i2c) ((i2c)->tx_msg->len - (i2c)->tx_pos) argument
175 #define xiic_rx_space(i2c) ((i2c)->rx_msg->len - (i2c)->rx_pos) argument
177 static void xiic_start_xfer(struct xiic_i2c *i2c);
178 static void __xiic_start_xfer(struct xiic_i2c *i2c);
188 static inline void xiic_setreg8(struct xiic_i2c *i2c, int reg, u8 value) in xiic_setreg8() argument
190 if (i2c->endianness == LITTLE) in xiic_setreg8()
191 iowrite8(value, i2c->base + reg); in xiic_setreg8()
193 iowrite8(value, i2c->base + reg + 3); in xiic_setreg8()
196 static inline u8 xiic_getreg8(struct xiic_i2c *i2c, int reg) in xiic_getreg8() argument
200 if (i2c->endianness == LITTLE) in xiic_getreg8()
201 ret = ioread8(i2c->base + reg); in xiic_getreg8()
203 ret = ioread8(i2c->base + reg + 3); in xiic_getreg8()
207 static inline void xiic_setreg16(struct xiic_i2c *i2c, int reg, u16 value) in xiic_setreg16() argument
209 if (i2c->endianness == LITTLE) in xiic_setreg16()
210 iowrite16(value, i2c->base + reg); in xiic_setreg16()
212 iowrite16be(value, i2c->base + reg + 2); in xiic_setreg16()
215 static inline void xiic_setreg32(struct xiic_i2c *i2c, int reg, int value) in xiic_setreg32() argument
217 if (i2c->endianness == LITTLE) in xiic_setreg32()
218 iowrite32(value, i2c->base + reg); in xiic_setreg32()
220 iowrite32be(value, i2c->base + reg); in xiic_setreg32()
223 static inline int xiic_getreg32(struct xiic_i2c *i2c, int reg) in xiic_getreg32() argument
227 if (i2c->endianness == LITTLE) in xiic_getreg32()
228 ret = ioread32(i2c->base + reg); in xiic_getreg32()
230 ret = ioread32be(i2c->base + reg); in xiic_getreg32()
234 static inline void xiic_irq_dis(struct xiic_i2c *i2c, u32 mask) in xiic_irq_dis() argument
236 u32 ier = xiic_getreg32(i2c, XIIC_IIER_OFFSET); in xiic_irq_dis()
237 xiic_setreg32(i2c, XIIC_IIER_OFFSET, ier & ~mask); in xiic_irq_dis()
240 static inline void xiic_irq_en(struct xiic_i2c *i2c, u32 mask) in xiic_irq_en() argument
242 u32 ier = xiic_getreg32(i2c, XIIC_IIER_OFFSET); in xiic_irq_en()
243 xiic_setreg32(i2c, XIIC_IIER_OFFSET, ier | mask); in xiic_irq_en()
246 static inline void xiic_irq_clr(struct xiic_i2c *i2c, u32 mask) in xiic_irq_clr() argument
248 u32 isr = xiic_getreg32(i2c, XIIC_IISR_OFFSET); in xiic_irq_clr()
249 xiic_setreg32(i2c, XIIC_IISR_OFFSET, isr & mask); in xiic_irq_clr()
252 static inline void xiic_irq_clr_en(struct xiic_i2c *i2c, u32 mask) in xiic_irq_clr_en() argument
254 xiic_irq_clr(i2c, mask); in xiic_irq_clr_en()
255 xiic_irq_en(i2c, mask); in xiic_irq_clr_en()
258 static void xiic_clear_rx_fifo(struct xiic_i2c *i2c) in xiic_clear_rx_fifo() argument
261 for (sr = xiic_getreg8(i2c, XIIC_SR_REG_OFFSET); in xiic_clear_rx_fifo()
263 sr = xiic_getreg8(i2c, XIIC_SR_REG_OFFSET)) in xiic_clear_rx_fifo()
264 xiic_getreg8(i2c, XIIC_DRR_REG_OFFSET); in xiic_clear_rx_fifo()
267 static void xiic_reinit(struct xiic_i2c *i2c) in xiic_reinit() argument
269 xiic_setreg32(i2c, XIIC_RESETR_OFFSET, XIIC_RESET_MASK); in xiic_reinit()
272 xiic_setreg8(i2c, XIIC_RFD_REG_OFFSET, IIC_RX_FIFO_DEPTH - 1); in xiic_reinit()
275 xiic_setreg8(i2c, XIIC_CR_REG_OFFSET, XIIC_CR_TX_FIFO_RESET_MASK); in xiic_reinit()
278 xiic_setreg8(i2c, XIIC_CR_REG_OFFSET, XIIC_CR_ENABLE_DEVICE_MASK); in xiic_reinit()
281 xiic_clear_rx_fifo(i2c); in xiic_reinit()
284 xiic_setreg32(i2c, XIIC_DGIER_OFFSET, XIIC_GINTR_ENABLE_MASK); in xiic_reinit()
286 xiic_irq_clr_en(i2c, XIIC_INTR_ARB_LOST_MASK); in xiic_reinit()
289 static void xiic_deinit(struct xiic_i2c *i2c) in xiic_deinit() argument
293 xiic_setreg32(i2c, XIIC_RESETR_OFFSET, XIIC_RESET_MASK); in xiic_deinit()
296 cr = xiic_getreg8(i2c, XIIC_CR_REG_OFFSET); in xiic_deinit()
297 xiic_setreg8(i2c, XIIC_CR_REG_OFFSET, cr & ~XIIC_CR_ENABLE_DEVICE_MASK); in xiic_deinit()
300 static void xiic_read_rx(struct xiic_i2c *i2c) in xiic_read_rx() argument
305 bytes_in_fifo = xiic_getreg8(i2c, XIIC_RFO_REG_OFFSET) + 1; in xiic_read_rx()
307 dev_dbg(i2c->adap.dev.parent, in xiic_read_rx()
309 __func__, bytes_in_fifo, xiic_rx_space(i2c), in xiic_read_rx()
310 xiic_getreg8(i2c, XIIC_SR_REG_OFFSET), in xiic_read_rx()
311 xiic_getreg8(i2c, XIIC_CR_REG_OFFSET)); in xiic_read_rx()
313 if (bytes_in_fifo > xiic_rx_space(i2c)) in xiic_read_rx()
314 bytes_in_fifo = xiic_rx_space(i2c); in xiic_read_rx()
317 i2c->rx_msg->buf[i2c->rx_pos++] = in xiic_read_rx()
318 xiic_getreg8(i2c, XIIC_DRR_REG_OFFSET); in xiic_read_rx()
320 xiic_setreg8(i2c, XIIC_RFD_REG_OFFSET, in xiic_read_rx()
321 (xiic_rx_space(i2c) > IIC_RX_FIFO_DEPTH) ? in xiic_read_rx()
322 IIC_RX_FIFO_DEPTH - 1 : xiic_rx_space(i2c) - 1); in xiic_read_rx()
325 static int xiic_tx_fifo_space(struct xiic_i2c *i2c) in xiic_tx_fifo_space() argument
328 return IIC_TX_FIFO_DEPTH - xiic_getreg8(i2c, XIIC_TFO_REG_OFFSET) - 1; in xiic_tx_fifo_space()
331 static void xiic_fill_tx_fifo(struct xiic_i2c *i2c) in xiic_fill_tx_fifo() argument
333 u8 fifo_space = xiic_tx_fifo_space(i2c); in xiic_fill_tx_fifo()
334 int len = xiic_tx_space(i2c); in xiic_fill_tx_fifo()
338 dev_dbg(i2c->adap.dev.parent, "%s entry, len: %d, fifo space: %d\n", in xiic_fill_tx_fifo()
342 u16 data = i2c->tx_msg->buf[i2c->tx_pos++]; in xiic_fill_tx_fifo()
343 if ((xiic_tx_space(i2c) == 0) && (i2c->nmsgs == 1)) { in xiic_fill_tx_fifo()
346 dev_dbg(i2c->adap.dev.parent, "%s TX STOP\n", __func__); in xiic_fill_tx_fifo()
348 xiic_setreg16(i2c, XIIC_DTR_REG_OFFSET, data); in xiic_fill_tx_fifo()
352 static void xiic_wakeup(struct xiic_i2c *i2c, int code) in xiic_wakeup() argument
354 i2c->tx_msg = NULL; in xiic_wakeup()
355 i2c->rx_msg = NULL; in xiic_wakeup()
356 i2c->nmsgs = 0; in xiic_wakeup()
357 i2c->state = code; in xiic_wakeup()
358 wake_up(&i2c->wait); in xiic_wakeup()
363 struct xiic_i2c *i2c = dev_id; in xiic_process() local
372 spin_lock(&i2c->lock); in xiic_process()
373 isr = xiic_getreg32(i2c, XIIC_IISR_OFFSET); in xiic_process()
374 ier = xiic_getreg32(i2c, XIIC_IIER_OFFSET); in xiic_process()
377 dev_dbg(i2c->adap.dev.parent, "%s: IER: 0x%x, ISR: 0x%x, pend: 0x%x\n", in xiic_process()
379 dev_dbg(i2c->adap.dev.parent, "%s: SR: 0x%x, msg: %p, nmsgs: %d\n", in xiic_process()
380 __func__, xiic_getreg8(i2c, XIIC_SR_REG_OFFSET), in xiic_process()
381 i2c->tx_msg, i2c->nmsgs); in xiic_process()
394 dev_dbg(i2c->adap.dev.parent, "%s error\n", __func__); in xiic_process()
400 xiic_reinit(i2c); in xiic_process()
402 if (i2c->rx_msg) in xiic_process()
403 xiic_wakeup(i2c, STATE_ERROR); in xiic_process()
404 if (i2c->tx_msg) in xiic_process()
405 xiic_wakeup(i2c, STATE_ERROR); in xiic_process()
411 if (!i2c->rx_msg) { in xiic_process()
412 dev_dbg(i2c->adap.dev.parent, in xiic_process()
414 xiic_clear_rx_fifo(i2c); in xiic_process()
418 xiic_read_rx(i2c); in xiic_process()
419 if (xiic_rx_space(i2c) == 0) { in xiic_process()
421 i2c->rx_msg = NULL; in xiic_process()
426 dev_dbg(i2c->adap.dev.parent, in xiic_process()
428 __func__, i2c->nmsgs); in xiic_process()
434 if (i2c->nmsgs > 1) { in xiic_process()
435 i2c->nmsgs--; in xiic_process()
436 i2c->tx_msg++; in xiic_process()
437 dev_dbg(i2c->adap.dev.parent, in xiic_process()
440 __xiic_start_xfer(i2c); in xiic_process()
449 xiic_irq_dis(i2c, XIIC_INTR_BNB_MASK); in xiic_process()
451 if (!i2c->tx_msg) in xiic_process()
454 if ((i2c->nmsgs == 1) && !i2c->rx_msg && in xiic_process()
455 xiic_tx_space(i2c) == 0) in xiic_process()
456 xiic_wakeup(i2c, STATE_DONE); in xiic_process()
458 xiic_wakeup(i2c, STATE_ERROR); in xiic_process()
466 if (!i2c->tx_msg) { in xiic_process()
467 dev_dbg(i2c->adap.dev.parent, in xiic_process()
472 xiic_fill_tx_fifo(i2c); in xiic_process()
475 if (!xiic_tx_space(i2c) && xiic_tx_fifo_space(i2c) >= 2) { in xiic_process()
476 dev_dbg(i2c->adap.dev.parent, in xiic_process()
478 __func__, i2c->nmsgs); in xiic_process()
479 if (i2c->nmsgs > 1) { in xiic_process()
480 i2c->nmsgs--; in xiic_process()
481 i2c->tx_msg++; in xiic_process()
482 __xiic_start_xfer(i2c); in xiic_process()
484 xiic_irq_dis(i2c, XIIC_INTR_TX_HALF_MASK); in xiic_process()
486 dev_dbg(i2c->adap.dev.parent, in xiic_process()
490 } else if (!xiic_tx_space(i2c) && (i2c->nmsgs == 1)) in xiic_process()
494 xiic_irq_dis(i2c, XIIC_INTR_TX_HALF_MASK); in xiic_process()
497 dev_dbg(i2c->adap.dev.parent, "%s clr: 0x%x\n", __func__, clr); in xiic_process()
499 xiic_setreg32(i2c, XIIC_IISR_OFFSET, clr); in xiic_process()
500 spin_unlock(&i2c->lock); in xiic_process()
504 static int xiic_bus_busy(struct xiic_i2c *i2c) in xiic_bus_busy() argument
506 u8 sr = xiic_getreg8(i2c, XIIC_SR_REG_OFFSET); in xiic_bus_busy()
511 static int xiic_busy(struct xiic_i2c *i2c) in xiic_busy() argument
516 if (i2c->tx_msg) in xiic_busy()
523 err = xiic_bus_busy(i2c); in xiic_busy()
526 err = xiic_bus_busy(i2c); in xiic_busy()
532 static void xiic_start_recv(struct xiic_i2c *i2c) in xiic_start_recv() argument
535 struct i2c_msg *msg = i2c->rx_msg = i2c->tx_msg; in xiic_start_recv()
538 xiic_irq_clr_en(i2c, XIIC_INTR_RX_FULL_MASK | XIIC_INTR_TX_ERROR_MASK); in xiic_start_recv()
549 xiic_setreg8(i2c, XIIC_RFD_REG_OFFSET, rx_watermark - 1); in xiic_start_recv()
553 xiic_setreg16(i2c, XIIC_DTR_REG_OFFSET, in xiic_start_recv()
557 xiic_irq_clr_en(i2c, XIIC_INTR_BNB_MASK); in xiic_start_recv()
559 xiic_setreg16(i2c, XIIC_DTR_REG_OFFSET, in xiic_start_recv()
560 msg->len | ((i2c->nmsgs == 1) ? XIIC_TX_DYN_STOP_MASK : 0)); in xiic_start_recv()
561 if (i2c->nmsgs == 1) in xiic_start_recv()
563 xiic_irq_clr_en(i2c, XIIC_INTR_BNB_MASK); in xiic_start_recv()
566 i2c->tx_pos = msg->len; in xiic_start_recv()
569 static void xiic_start_send(struct xiic_i2c *i2c) in xiic_start_send() argument
571 struct i2c_msg *msg = i2c->tx_msg; in xiic_start_send()
573 xiic_irq_clr(i2c, XIIC_INTR_TX_ERROR_MASK); in xiic_start_send()
575 dev_dbg(i2c->adap.dev.parent, "%s entry, msg: %p, len: %d", in xiic_start_send()
577 dev_dbg(i2c->adap.dev.parent, "%s entry, ISR: 0x%x, CR: 0x%x\n", in xiic_start_send()
578 __func__, xiic_getreg32(i2c, XIIC_IISR_OFFSET), in xiic_start_send()
579 xiic_getreg8(i2c, XIIC_CR_REG_OFFSET)); in xiic_start_send()
585 if ((i2c->nmsgs == 1) && msg->len == 0) in xiic_start_send()
589 xiic_setreg16(i2c, XIIC_DTR_REG_OFFSET, data); in xiic_start_send()
592 xiic_fill_tx_fifo(i2c); in xiic_start_send()
595 xiic_irq_clr_en(i2c, XIIC_INTR_TX_EMPTY_MASK | XIIC_INTR_TX_ERROR_MASK | in xiic_start_send()
601 struct xiic_i2c *i2c = dev_id; in xiic_isr() local
608 dev_dbg(i2c->adap.dev.parent, "%s entry\n", __func__); in xiic_isr()
610 isr = xiic_getreg32(i2c, XIIC_IISR_OFFSET); in xiic_isr()
611 ier = xiic_getreg32(i2c, XIIC_IIER_OFFSET); in xiic_isr()
619 static void __xiic_start_xfer(struct xiic_i2c *i2c) in __xiic_start_xfer() argument
622 int fifo_space = xiic_tx_fifo_space(i2c); in __xiic_start_xfer()
623 dev_dbg(i2c->adap.dev.parent, "%s entry, msg: %p, fifos space: %d\n", in __xiic_start_xfer()
624 __func__, i2c->tx_msg, fifo_space); in __xiic_start_xfer()
626 if (!i2c->tx_msg) in __xiic_start_xfer()
629 i2c->rx_pos = 0; in __xiic_start_xfer()
630 i2c->tx_pos = 0; in __xiic_start_xfer()
631 i2c->state = STATE_START; in __xiic_start_xfer()
632 while ((fifo_space >= 2) && (first || (i2c->nmsgs > 1))) { in __xiic_start_xfer()
634 i2c->nmsgs--; in __xiic_start_xfer()
635 i2c->tx_msg++; in __xiic_start_xfer()
636 i2c->tx_pos = 0; in __xiic_start_xfer()
640 if (i2c->tx_msg->flags & I2C_M_RD) { in __xiic_start_xfer()
642 xiic_start_recv(i2c); in __xiic_start_xfer()
645 xiic_start_send(i2c); in __xiic_start_xfer()
646 if (xiic_tx_space(i2c) != 0) { in __xiic_start_xfer()
652 fifo_space = xiic_tx_fifo_space(i2c); in __xiic_start_xfer()
658 if (i2c->nmsgs > 1 || xiic_tx_space(i2c)) in __xiic_start_xfer()
659 xiic_irq_clr_en(i2c, XIIC_INTR_TX_HALF_MASK); in __xiic_start_xfer()
663 static void xiic_start_xfer(struct xiic_i2c *i2c) in xiic_start_xfer() argument
665 spin_lock(&i2c->lock); in xiic_start_xfer()
666 xiic_reinit(i2c); in xiic_start_xfer()
667 __xiic_start_xfer(i2c); in xiic_start_xfer()
668 spin_unlock(&i2c->lock); in xiic_start_xfer()
673 struct xiic_i2c *i2c = i2c_get_adapdata(adap); in xiic_xfer() local
677 xiic_getreg8(i2c, XIIC_SR_REG_OFFSET)); in xiic_xfer()
679 err = xiic_busy(i2c); in xiic_xfer()
683 i2c->tx_msg = msgs; in xiic_xfer()
684 i2c->nmsgs = num; in xiic_xfer()
686 xiic_start_xfer(i2c); in xiic_xfer()
688 if (wait_event_timeout(i2c->wait, (i2c->state == STATE_ERROR) || in xiic_xfer()
689 (i2c->state == STATE_DONE), HZ)) in xiic_xfer()
690 return (i2c->state == STATE_DONE) ? num : -EIO; in xiic_xfer()
692 i2c->tx_msg = NULL; in xiic_xfer()
693 i2c->rx_msg = NULL; in xiic_xfer()
694 i2c->nmsgs = 0; in xiic_xfer()
719 struct xiic_i2c *i2c; in xiic_i2c_probe() local
726 i2c = devm_kzalloc(&pdev->dev, sizeof(*i2c), GFP_KERNEL); in xiic_i2c_probe()
727 if (!i2c) in xiic_i2c_probe()
731 i2c->base = devm_ioremap_resource(&pdev->dev, res); in xiic_i2c_probe()
732 if (IS_ERR(i2c->base)) in xiic_i2c_probe()
733 return PTR_ERR(i2c->base); in xiic_i2c_probe()
742 platform_set_drvdata(pdev, i2c); in xiic_i2c_probe()
743 i2c->adap = xiic_adapter; in xiic_i2c_probe()
744 i2c_set_adapdata(&i2c->adap, i2c); in xiic_i2c_probe()
745 i2c->adap.dev.parent = &pdev->dev; in xiic_i2c_probe()
746 i2c->adap.dev.of_node = pdev->dev.of_node; in xiic_i2c_probe()
748 spin_lock_init(&i2c->lock); in xiic_i2c_probe()
749 init_waitqueue_head(&i2c->wait); in xiic_i2c_probe()
753 pdev->name, i2c); in xiic_i2c_probe()
765 i2c->endianness = LITTLE; in xiic_i2c_probe()
766 xiic_setreg32(i2c, XIIC_CR_REG_OFFSET, XIIC_CR_TX_FIFO_RESET_MASK); in xiic_i2c_probe()
768 sr = xiic_getreg32(i2c, XIIC_SR_REG_OFFSET); in xiic_i2c_probe()
770 i2c->endianness = BIG; in xiic_i2c_probe()
772 xiic_reinit(i2c); in xiic_i2c_probe()
775 ret = i2c_add_adapter(&i2c->adap); in xiic_i2c_probe()
778 xiic_deinit(i2c); in xiic_i2c_probe()
785 i2c_new_device(&i2c->adap, pdata->devices + i); in xiic_i2c_probe()
793 struct xiic_i2c *i2c = platform_get_drvdata(pdev); in xiic_i2c_remove() local
796 i2c_del_adapter(&i2c->adap); in xiic_i2c_remove()
798 xiic_deinit(i2c); in xiic_i2c_remove()