Lines Matching refs:new_ps

6534 	struct radeon_ps *new_ps = &requested_ps;  in si_dpm_pre_set_power_state()  local
6536 ni_update_requested_ps(rdev, new_ps); in si_dpm_pre_set_power_state()
6545 struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps; in si_power_control_set_level() local
6554 ret = si_populate_smc_tdp_limits(rdev, new_ps); in si_power_control_set_level()
6557 ret = si_populate_smc_tdp_limits_2(rdev, new_ps); in si_power_control_set_level()
6572 struct radeon_ps *new_ps = &eg_pi->requested_rps; in si_dpm_set_power_state() local
6587 si_request_link_speed_change_before_state_change(rdev, new_ps, old_ps); in si_dpm_set_power_state()
6588 ni_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps); in si_dpm_set_power_state()
6589 ret = si_enable_power_containment(rdev, new_ps, false); in si_dpm_set_power_state()
6594 ret = si_enable_smc_cac(rdev, new_ps, false); in si_dpm_set_power_state()
6604 ret = si_upload_sw_state(rdev, new_ps); in si_dpm_set_power_state()
6620 ret = si_upload_mc_reg_table(rdev, new_ps); in si_dpm_set_power_state()
6626 ret = si_program_memory_timing_parameters(rdev, new_ps); in si_dpm_set_power_state()
6631 si_set_pcie_lane_width_in_smc(rdev, new_ps, old_ps); in si_dpm_set_power_state()
6643 ni_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps); in si_dpm_set_power_state()
6644 si_set_vce_clock(rdev, new_ps, old_ps); in si_dpm_set_power_state()
6646 si_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps); in si_dpm_set_power_state()
6647 ret = si_set_power_state_conditionally_enable_ulv(rdev, new_ps); in si_dpm_set_power_state()
6652 ret = si_enable_smc_cac(rdev, new_ps, true); in si_dpm_set_power_state()
6657 ret = si_enable_power_containment(rdev, new_ps, true); in si_dpm_set_power_state()
6675 struct radeon_ps *new_ps = &eg_pi->requested_rps; in si_dpm_post_set_power_state() local
6677 ni_update_current_ps(rdev, new_ps); in si_dpm_post_set_power_state()