Lines Matching refs:radeon_ring_write
2694 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5)); in r600_cp_start()
2695 radeon_ring_write(ring, 0x1); in r600_cp_start()
2697 radeon_ring_write(ring, 0x0); in r600_cp_start()
2698 radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1); in r600_cp_start()
2700 radeon_ring_write(ring, 0x3); in r600_cp_start()
2701 radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1); in r600_cp_start()
2703 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1)); in r600_cp_start()
2704 radeon_ring_write(ring, 0); in r600_cp_start()
2705 radeon_ring_write(ring, 0); in r600_cp_start()
2839 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1)); in r600_ring_test()
2840 radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2)); in r600_ring_test()
2841 radeon_ring_write(ring, 0xDEADBEEF); in r600_ring_test()
2877 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3)); in r600_fence_ring_emit()
2878 radeon_ring_write(ring, cp_coher_cntl); in r600_fence_ring_emit()
2879 radeon_ring_write(ring, 0xFFFFFFFF); in r600_fence_ring_emit()
2880 radeon_ring_write(ring, 0); in r600_fence_ring_emit()
2881 radeon_ring_write(ring, 10); /* poll interval */ in r600_fence_ring_emit()
2883 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4)); in r600_fence_ring_emit()
2884 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5)); in r600_fence_ring_emit()
2885 radeon_ring_write(ring, lower_32_bits(addr)); in r600_fence_ring_emit()
2886 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2)); in r600_fence_ring_emit()
2887 radeon_ring_write(ring, fence->seq); in r600_fence_ring_emit()
2888 radeon_ring_write(ring, 0); in r600_fence_ring_emit()
2891 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3)); in r600_fence_ring_emit()
2892 radeon_ring_write(ring, cp_coher_cntl); in r600_fence_ring_emit()
2893 radeon_ring_write(ring, 0xFFFFFFFF); in r600_fence_ring_emit()
2894 radeon_ring_write(ring, 0); in r600_fence_ring_emit()
2895 radeon_ring_write(ring, 10); /* poll interval */ in r600_fence_ring_emit()
2896 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0)); in r600_fence_ring_emit()
2897 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0)); in r600_fence_ring_emit()
2899 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1)); in r600_fence_ring_emit()
2900 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2); in r600_fence_ring_emit()
2901 radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit); in r600_fence_ring_emit()
2903 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1)); in r600_fence_ring_emit()
2904 …radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET… in r600_fence_ring_emit()
2905 radeon_ring_write(ring, fence->seq); in r600_fence_ring_emit()
2907 radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0)); in r600_fence_ring_emit()
2908 radeon_ring_write(ring, RB_INT_STAT); in r600_fence_ring_emit()
2934 radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1)); in r600_semaphore_ring_emit()
2935 radeon_ring_write(ring, lower_32_bits(addr)); in r600_semaphore_ring_emit()
2936 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel); in r600_semaphore_ring_emit()
2941 radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0)); in r600_semaphore_ring_emit()
2942 radeon_ring_write(ring, 0x0); in r600_semaphore_ring_emit()
2988 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1)); in r600_copy_cpdma()
2989 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2); in r600_copy_cpdma()
2990 radeon_ring_write(ring, WAIT_3D_IDLE_bit); in r600_copy_cpdma()
2999 radeon_ring_write(ring, PACKET3(PACKET3_CP_DMA, 4)); in r600_copy_cpdma()
3000 radeon_ring_write(ring, lower_32_bits(src_offset)); in r600_copy_cpdma()
3001 radeon_ring_write(ring, tmp); in r600_copy_cpdma()
3002 radeon_ring_write(ring, lower_32_bits(dst_offset)); in r600_copy_cpdma()
3003 radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff); in r600_copy_cpdma()
3004 radeon_ring_write(ring, cur_size_in_bytes); in r600_copy_cpdma()
3008 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1)); in r600_copy_cpdma()
3009 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2); in r600_copy_cpdma()
3010 radeon_ring_write(ring, WAIT_CP_DMA_IDLE_bit); in r600_copy_cpdma()
3333 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1)); in r600_ring_ib_execute()
3334 radeon_ring_write(ring, ((ring->rptr_save_reg - in r600_ring_ib_execute()
3336 radeon_ring_write(ring, next_rptr); in r600_ring_ib_execute()
3339 radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3)); in r600_ring_ib_execute()
3340 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc); in r600_ring_ib_execute()
3341 radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18)); in r600_ring_ib_execute()
3342 radeon_ring_write(ring, next_rptr); in r600_ring_ib_execute()
3343 radeon_ring_write(ring, 0); in r600_ring_ib_execute()
3346 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2)); in r600_ring_ib_execute()
3347 radeon_ring_write(ring, in r600_ring_ib_execute()
3352 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF); in r600_ring_ib_execute()
3353 radeon_ring_write(ring, ib->length_dw); in r600_ring_ib_execute()