Lines Matching defs:i1
270 static inline uint32_t REG_MDP5_MDP_SMP_ALLOC_W(uint32_t i0, uint32_t i1) { return 0x00000080 + __o… in REG_MDP5_MDP_SMP_ALLOC_W()
272 static inline uint32_t REG_MDP5_MDP_SMP_ALLOC_W_REG(uint32_t i0, uint32_t i1) { return 0x00000080 +… in REG_MDP5_MDP_SMP_ALLOC_W_REG()
292 static inline uint32_t REG_MDP5_MDP_SMP_ALLOC_R(uint32_t i0, uint32_t i1) { return 0x00000130 + __o… in REG_MDP5_MDP_SMP_ALLOC_R()
294 static inline uint32_t REG_MDP5_MDP_SMP_ALLOC_R_REG(uint32_t i0, uint32_t i1) { return 0x00000130 +… in REG_MDP5_MDP_SMP_ALLOC_R_REG()
324 static inline uint32_t REG_MDP5_MDP_IGC(uint32_t i0, enum mdp5_igc_type i1) { return 0x00000000 + _… in REG_MDP5_MDP_IGC()
326 static inline uint32_t REG_MDP5_MDP_IGC_LUT(uint32_t i0, enum mdp5_igc_type i1, uint32_t i2) { retu… in REG_MDP5_MDP_IGC_LUT()
328 static inline uint32_t REG_MDP5_MDP_IGC_LUT_REG(uint32_t i0, enum mdp5_igc_type i1, uint32_t i2) { … in REG_MDP5_MDP_IGC_LUT_REG()
379 static inline uint32_t REG_MDP5_CTL_LAYER(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_… in REG_MDP5_CTL_LAYER()
381 static inline uint32_t REG_MDP5_CTL_LAYER_REG(uint32_t i0, uint32_t i1) { return 0x00000000 + __off… in REG_MDP5_CTL_LAYER_REG()
514 static inline uint32_t REG_MDP5_CTL_LAYER_EXT(uint32_t i0, uint32_t i1) { return 0x00000000 + __off… in REG_MDP5_CTL_LAYER_EXT()
516 static inline uint32_t REG_MDP5_CTL_LAYER_EXT_REG(uint32_t i0, uint32_t i1) { return 0x00000000 + _… in REG_MDP5_CTL_LAYER_EXT_REG()
643 static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_CLAMP(enum mdp5_pipe i0, uint32_t i1) { return 0x000… in REG_MDP5_PIPE_CSC_1_PRE_CLAMP()
645 static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_CLAMP_REG(enum mdp5_pipe i0, uint32_t i1) { return 0… in REG_MDP5_PIPE_CSC_1_PRE_CLAMP_REG()
659 static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_CLAMP(enum mdp5_pipe i0, uint32_t i1) { return 0x00… in REG_MDP5_PIPE_CSC_1_POST_CLAMP()
661 static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_CLAMP_REG(enum mdp5_pipe i0, uint32_t i1) { return … in REG_MDP5_PIPE_CSC_1_POST_CLAMP_REG()
675 static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_BIAS(enum mdp5_pipe i0, uint32_t i1) { return 0x0000… in REG_MDP5_PIPE_CSC_1_PRE_BIAS()
677 static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_BIAS_REG(enum mdp5_pipe i0, uint32_t i1) { return 0x… in REG_MDP5_PIPE_CSC_1_PRE_BIAS_REG()
685 static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_BIAS(enum mdp5_pipe i0, uint32_t i1) { return 0x000… in REG_MDP5_PIPE_CSC_1_POST_BIAS()
687 static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_BIAS_REG(enum mdp5_pipe i0, uint32_t i1) { return 0… in REG_MDP5_PIPE_CSC_1_POST_BIAS_REG()
945 static inline uint32_t REG_MDP5_PIPE_SW_PIX_EXT(enum mdp5_pipe i0, enum mdp_component_type i1) { re… in REG_MDP5_PIPE_SW_PIX_EXT()
947 static inline uint32_t REG_MDP5_PIPE_SW_PIX_EXT_LR(enum mdp5_pipe i0, enum mdp_component_type i1) {… in REG_MDP5_PIPE_SW_PIX_EXT_LR()
973 static inline uint32_t REG_MDP5_PIPE_SW_PIX_EXT_TB(enum mdp5_pipe i0, enum mdp_component_type i1) {… in REG_MDP5_PIPE_SW_PIX_EXT_TB()
999 …int32_t REG_MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS(enum mdp5_pipe i0, enum mdp_component_type i1) { retur… in REG_MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS()
1116 static inline uint32_t REG_MDP5_LM_BLEND(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_L… in REG_MDP5_LM_BLEND()
1118 static inline uint32_t REG_MDP5_LM_BLEND_OP_MODE(uint32_t i0, uint32_t i1) { return 0x00000000 + __… in REG_MDP5_LM_BLEND_OP_MODE()
1140 static inline uint32_t REG_MDP5_LM_BLEND_FG_ALPHA(uint32_t i0, uint32_t i1) { return 0x00000004 + _… in REG_MDP5_LM_BLEND_FG_ALPHA()
1142 static inline uint32_t REG_MDP5_LM_BLEND_BG_ALPHA(uint32_t i0, uint32_t i1) { return 0x00000008 + _… in REG_MDP5_LM_BLEND_BG_ALPHA()
1144 static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_LOW0(uint32_t i0, uint32_t i1) { return 0x000000… in REG_MDP5_LM_BLEND_FG_TRANSP_LOW0()
1146 static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_LOW1(uint32_t i0, uint32_t i1) { return 0x000000… in REG_MDP5_LM_BLEND_FG_TRANSP_LOW1()
1148 static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_HIGH0(uint32_t i0, uint32_t i1) { return 0x00000… in REG_MDP5_LM_BLEND_FG_TRANSP_HIGH0()
1150 static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_HIGH1(uint32_t i0, uint32_t i1) { return 0x00000… in REG_MDP5_LM_BLEND_FG_TRANSP_HIGH1()
1152 static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_LOW0(uint32_t i0, uint32_t i1) { return 0x000000… in REG_MDP5_LM_BLEND_BG_TRANSP_LOW0()
1154 static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_LOW1(uint32_t i0, uint32_t i1) { return 0x000000… in REG_MDP5_LM_BLEND_BG_TRANSP_LOW1()
1156 static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_HIGH0(uint32_t i0, uint32_t i1) { return 0x00000… in REG_MDP5_LM_BLEND_BG_TRANSP_HIGH0()
1158 static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_HIGH1(uint32_t i0, uint32_t i1) { return 0x00000… in REG_MDP5_LM_BLEND_BG_TRANSP_HIGH1()
1689 static inline uint32_t REG_MDP5_WB_CSC_COMP_PRECLAMP(uint32_t i0, uint32_t i1) { return 0x00000274 … in REG_MDP5_WB_CSC_COMP_PRECLAMP()
1691 static inline uint32_t REG_MDP5_WB_CSC_COMP_PRECLAMP_REG(uint32_t i0, uint32_t i1) { return 0x00000… in REG_MDP5_WB_CSC_COMP_PRECLAMP_REG()
1705 static inline uint32_t REG_MDP5_WB_CSC_COMP_POSTCLAMP(uint32_t i0, uint32_t i1) { return 0x00000280… in REG_MDP5_WB_CSC_COMP_POSTCLAMP()
1707 static inline uint32_t REG_MDP5_WB_CSC_COMP_POSTCLAMP_REG(uint32_t i0, uint32_t i1) { return 0x0000… in REG_MDP5_WB_CSC_COMP_POSTCLAMP_REG()
1721 static inline uint32_t REG_MDP5_WB_CSC_COMP_PREBIAS(uint32_t i0, uint32_t i1) { return 0x0000028c +… in REG_MDP5_WB_CSC_COMP_PREBIAS()
1723 static inline uint32_t REG_MDP5_WB_CSC_COMP_PREBIAS_REG(uint32_t i0, uint32_t i1) { return 0x000002… in REG_MDP5_WB_CSC_COMP_PREBIAS_REG()
1731 static inline uint32_t REG_MDP5_WB_CSC_COMP_POSTBIAS(uint32_t i0, uint32_t i1) { return 0x00000298 … in REG_MDP5_WB_CSC_COMP_POSTBIAS()
1733 static inline uint32_t REG_MDP5_WB_CSC_COMP_POSTBIAS_REG(uint32_t i0, uint32_t i1) { return 0x00000… in REG_MDP5_WB_CSC_COMP_POSTBIAS_REG()