Lines Matching refs:rps

318 static struct ci_ps *ci_get_ps(struct amdgpu_ps *rps)  in ci_get_ps()  argument
320 struct ci_ps *ps = rps->ps_priv; in ci_get_ps()
904 struct amdgpu_ps *rps) in ci_apply_state_adjust_rules() argument
906 struct ci_ps *ps = ci_get_ps(rps); in ci_apply_state_adjust_rules()
913 if (rps->vce_active) { in ci_apply_state_adjust_rules()
914 rps->evclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].evclk; in ci_apply_state_adjust_rules()
915 rps->ecclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].ecclk; in ci_apply_state_adjust_rules()
917 rps->evclk = 0; in ci_apply_state_adjust_rules()
918 rps->ecclk = 0; in ci_apply_state_adjust_rules()
927 if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) in ci_apply_state_adjust_rules()
956 if (rps->vce_active) { in ci_apply_state_adjust_rules()
5227 struct amdgpu_ps *rps) in ci_update_current_ps() argument
5229 struct ci_ps *new_ps = ci_get_ps(rps); in ci_update_current_ps()
5232 pi->current_rps = *rps; in ci_update_current_ps()
5238 struct amdgpu_ps *rps) in ci_update_requested_ps() argument
5240 struct ci_ps *new_ps = ci_get_ps(rps); in ci_update_requested_ps()
5243 pi->requested_rps = *rps; in ci_update_requested_ps()
5563 struct amdgpu_ps *rps, in ci_parse_pplib_non_clock_info() argument
5567 rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings); in ci_parse_pplib_non_clock_info()
5568 rps->class = le16_to_cpu(non_clock_info->usClassification); in ci_parse_pplib_non_clock_info()
5569 rps->class2 = le16_to_cpu(non_clock_info->usClassification2); in ci_parse_pplib_non_clock_info()
5572 rps->vclk = le32_to_cpu(non_clock_info->ulVCLK); in ci_parse_pplib_non_clock_info()
5573 rps->dclk = le32_to_cpu(non_clock_info->ulDCLK); in ci_parse_pplib_non_clock_info()
5575 rps->vclk = 0; in ci_parse_pplib_non_clock_info()
5576 rps->dclk = 0; in ci_parse_pplib_non_clock_info()
5579 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) in ci_parse_pplib_non_clock_info()
5580 adev->pm.dpm.boot_ps = rps; in ci_parse_pplib_non_clock_info()
5581 if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE) in ci_parse_pplib_non_clock_info()
5582 adev->pm.dpm.uvd_ps = rps; in ci_parse_pplib_non_clock_info()
5586 struct amdgpu_ps *rps, int index, in ci_parse_pplib_clock_info() argument
5590 struct ci_ps *ps = ci_get_ps(rps); in ci_parse_pplib_clock_info()
5608 if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) { in ci_parse_pplib_clock_info()
5612 if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) { in ci_parse_pplib_clock_info()
5619 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) { in ci_parse_pplib_clock_info()
5626 switch (rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) { in ci_parse_pplib_clock_info()
6084 struct amdgpu_ps *rps = &pi->current_rps; in ci_dpm_debugfs_print_current_performance_level() local
6089 seq_printf(m, "vce %sabled\n", rps->vce_active ? "en" : "dis"); in ci_dpm_debugfs_print_current_performance_level()
6095 struct amdgpu_ps *rps) in ci_dpm_print_power_state() argument
6097 struct ci_ps *ps = ci_get_ps(rps); in ci_dpm_print_power_state()
6101 amdgpu_dpm_print_class_info(rps->class, rps->class2); in ci_dpm_print_power_state()
6102 amdgpu_dpm_print_cap_info(rps->caps); in ci_dpm_print_power_state()
6103 printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk); in ci_dpm_print_power_state()
6109 amdgpu_dpm_print_ps_status(adev, rps); in ci_dpm_print_power_state()