Lines Matching refs:mmio_base

479 	void __iomem *mmio_base = host->iomap[PDC_MMIO_BAR];  in pdc_read_counter()  local
485 bccrl = ioread32(mmio_base + PDC_BYTE_COUNT) & 0x7fff; in pdc_read_counter()
486 bccrh = ioread32(mmio_base + PDC_BYTE_COUNT + 0x100) & 0x7fff; in pdc_read_counter()
489 bccrlv = ioread32(mmio_base + PDC_BYTE_COUNT) & 0x7fff; in pdc_read_counter()
490 bccrhv = ioread32(mmio_base + PDC_BYTE_COUNT + 0x100) & 0x7fff; in pdc_read_counter()
520 void __iomem *mmio_base = host->iomap[PDC_MMIO_BAR]; in pdc_adjust_pll() local
539 pll_ctl = ioread16(mmio_base + PDC_PLL_CTL); in pdc_adjust_pll()
579 iowrite16(pll_ctl, mmio_base + PDC_PLL_CTL); in pdc_adjust_pll()
580 ioread16(mmio_base + PDC_PLL_CTL); /* flush */ in pdc_adjust_pll()
590 pll_ctl = ioread16(mmio_base + PDC_PLL_CTL); in pdc_adjust_pll()
606 void __iomem *mmio_base = host->iomap[PDC_MMIO_BAR]; in pdc_detect_pll_input_clock() local
613 scr = ioread32(mmio_base + PDC_SYS_CTL); in pdc_detect_pll_input_clock()
615 iowrite32(scr | (0x01 << 14), mmio_base + PDC_SYS_CTL); in pdc_detect_pll_input_clock()
616 ioread32(mmio_base + PDC_SYS_CTL); /* flush */ in pdc_detect_pll_input_clock()
630 scr = ioread32(mmio_base + PDC_SYS_CTL); in pdc_detect_pll_input_clock()
632 iowrite32(scr & ~(0x01 << 14), mmio_base + PDC_SYS_CTL); in pdc_detect_pll_input_clock()
633 ioread32(mmio_base + PDC_SYS_CTL); /* flush */ in pdc_detect_pll_input_clock()
713 void __iomem *mmio_base; in pdc2027x_init_one() local
741 mmio_base = host->iomap[PDC_MMIO_BAR]; in pdc2027x_init_one()
746 pdc_ata_setup_port(&ap->ioaddr, mmio_base + cmd_offset[i]); in pdc2027x_init_one()
747 ap->ioaddr.bmdma_addr = mmio_base + bmdma_offset[i]; in pdc2027x_init_one()