Lines Matching refs:u64
114 typedef struct ia64_sal_retval (*ia64_sal_handler) (u64, ...);
169 u64 pal_proc;
170 u64 sal_proc;
171 u64 gp;
184 u64 addr; /* physical address of memory */
201 u64 addr; /* virtual address of area covered */
202 u64 page_size; /* encoded page size */
210 u64 domain_info; /* physical address of domain info table */
214 u64 proc_count; /* number of processors in domain */
215 u64 proc_list; /* physical address of LID array */
219 u64 id : 8; /* id of processor */
220 u64 eid : 8; /* eid of processor */
230 u64 vector; /* interrupt vector in range 0x10-0xff */
326 u64 id; /* Unique monotonically increasing ID */
362 u64 check_info : 1,
369 u64 check_info;
370 u64 requestor_identifier;
371 u64 responder_identifier;
372 u64 target_identifier;
373 u64 precise_ip;
378 u64 minstate : 1,
387 u64 br[8];
388 u64 cr[128];
389 u64 ar[128];
390 u64 rr[8];
395 u64 regs[5];
396 u64 reserved;
402 u64 proc_error_map : 1,
414 u64 proc_error_map;
415 u64 proc_state_parameter;
416 u64 proc_cr_lid;
450 u64 error_status : 1,
469 u64 error_status;
470 u64 physical_addr;
471 u64 addr_mask;
480 u64 requestor_id;
481 u64 responder_id;
482 u64 target_id;
483 u64 bus_spec_data;
491 u64 record_id : 1,
519 u64 err_status : 1,
531 u64 err_status;
535 u64 bus_address;
536 u64 bus_data;
537 u64 bus_cmd;
538 u64 requestor_id;
539 u64 responder_id;
540 u64 target_id;
547 u64 event_type : 1,
562 u64 err_status : 1,
570 u64 err_status;
583 u64 reg_data_pairs[1];
595 u64 err_status : 1,
600 u64 err_status;
608 u64 err_status : 1,
616 u64 err_status;
617 u64 requestor_id;
618 u64 responder_id;
619 u64 target_id;
620 u64 bus_spec_data;
627 u64 err_status : 1,
635 u64 err_status;
636 u64 requestor_id;
637 u64 responder_id;
638 u64 target_id;
639 u64 bus_spec_data;
668 extern s64 ia64_sal_cache_flush (u64 cache_type);
685 ia64_sal_clear_state_info (u64 sal_info_type) in ia64_sal_clear_state_info()
697 static inline u64
698 ia64_sal_get_state_info (u64 sal_info_type, u64 *sal_info) in ia64_sal_get_state_info()
713 static inline u64
714 ia64_sal_get_state_info_size (u64 sal_info_type) in ia64_sal_get_state_info_size()
745 ia64_sal_mc_set_params (u64 param_type, u64 i_or_m, u64 i_or_m_val, u64 timeout, u64 rz_always) in ia64_sal_mc_set_params()
755 ia64_sal_pci_config_read (u64 pci_config_addr, int type, u64 size, u64 *value) in ia64_sal_pci_config_read()
766 ia64_sal_pci_config_write (u64 pci_config_addr, int type, u64 size, u64 value) in ia64_sal_pci_config_write()
779 ia64_sal_register_physical_addr (u64 phys_entry, u64 phys_addr) in ia64_sal_register_physical_addr()
793 ia64_sal_set_vectors (u64 vector_type, in ia64_sal_set_vectors()
794 u64 handler_addr1, u64 gp1, u64 handler_len1, in ia64_sal_set_vectors()
795 u64 handler_addr2, u64 gp2, u64 handler_len2) in ia64_sal_set_vectors()
807 ia64_sal_update_pal (u64 param_buf, u64 scratch_buf, u64 scratch_buf_size, in ia64_sal_update_pal()
808 u64 *error_code, u64 *scratch_buf_size_needed) in ia64_sal_update_pal()
837 extern int (*salinfo_platform_oemdata)(const u8 *, u8 **, u64 *);
846 extern int ia64_sal_oemcall(struct ia64_sal_retval *, u64, u64, u64, u64, u64,
847 u64, u64, u64);
848 extern int ia64_sal_oemcall_nolock(struct ia64_sal_retval *, u64, u64, u64,
849 u64, u64, u64, u64, u64);
850 extern int ia64_sal_oemcall_reentrant(struct ia64_sal_retval *, u64, u64, u64,
851 u64, u64, u64, u64, u64);
863 u64 rr[8]; /* Region Registers */
864 u64 br[6]; /* br0:
866 u64 gr1; /* SAL:GP */
867 u64 gr12; /* SAL:SP */
868 u64 gr13; /* SAL: Task Pointer */
869 u64 fpsr;
870 u64 pfs;
871 u64 rnat;
872 u64 unat;
873 u64 bspstore;
874 u64 dcr; /* Default Control Register */
875 u64 iva;
876 u64 pta;
877 u64 itv;
878 u64 pmv;
879 u64 cmcv;
880 u64 lrr[2];
881 u64 gr[4];
882 u64 pr; /* Predicate registers */
883 u64 lc; /* Loop Count */