Lines Matching refs:OUTREG
408 OUTREG(DSPABASE, offset); in intelfbhw_pan_display()
430 OUTREG(DSPACNTR, tmp); in intelfbhw_do_blank()
433 OUTREG(DSPABASE, tmp); in intelfbhw_do_blank()
465 OUTREG(ADPA, tmp); in intelfbhw_do_blank()
509 OUTREG(palette_reg + (regno << 2), in intelfbhw_setcolreg()
1301 OUTREG(VGACNTRL, tmp); in intelfbhw_program_mode()
1358 OUTREG(pipe_conf_reg, tmp); in intelfbhw_program_mode()
1370 OUTREG(pipe_conf_reg, tmp); in intelfbhw_program_mode()
1374 OUTREG(ADPA, INREG(ADPA) & ~ADPA_DAC_ENABLE); in intelfbhw_program_mode()
1379 OUTREG(DSPACNTR, tmp); in intelfbhw_program_mode()
1382 OUTREG(DSPBCNTR, tmp); in intelfbhw_program_mode()
1387 OUTREG(DVOB, INREG(DVOB) & ~PORT_ENABLE); in intelfbhw_program_mode()
1388 OUTREG(DVOC, INREG(DVOC) & ~PORT_ENABLE); in intelfbhw_program_mode()
1389 OUTREG(ADPA, INREG(ADPA) & ~ADPA_DAC_ENABLE); in intelfbhw_program_mode()
1395 OUTREG(ADPA, tmp); in intelfbhw_program_mode()
1398 OUTREG(0x61204, 0xabcd0000); in intelfbhw_program_mode()
1403 OUTREG(dpll_reg, tmp); in intelfbhw_program_mode()
1406 OUTREG(fp0_reg, *fp0); in intelfbhw_program_mode()
1407 OUTREG(fp1_reg, *fp1); in intelfbhw_program_mode()
1410 OUTREG(dpll_reg, *dpll); in intelfbhw_program_mode()
1413 OUTREG(DVOB, hw->dvob); in intelfbhw_program_mode()
1414 OUTREG(DVOC, hw->dvoc); in intelfbhw_program_mode()
1417 OUTREG(0x61204, 0x00000000); in intelfbhw_program_mode()
1420 OUTREG(ADPA, INREG(ADPA) | ADPA_DAC_ENABLE); in intelfbhw_program_mode()
1421 OUTREG(ADPA, (hw->adpa & ~(ADPA_DPMS_CONTROL_MASK)) | ADPA_DPMS_D3); in intelfbhw_program_mode()
1424 OUTREG(hsync_reg, *hs); in intelfbhw_program_mode()
1425 OUTREG(hblank_reg, *hb); in intelfbhw_program_mode()
1426 OUTREG(htotal_reg, *ht); in intelfbhw_program_mode()
1427 OUTREG(vsync_reg, *vs); in intelfbhw_program_mode()
1428 OUTREG(vblank_reg, *vb); in intelfbhw_program_mode()
1429 OUTREG(vtotal_reg, *vt); in intelfbhw_program_mode()
1430 OUTREG(src_size_reg, *ss); in intelfbhw_program_mode()
1435 OUTREG(pipe_stat_reg, 0xFFFF | PIPESTAT_FLD_EVT_ODD_EN); in intelfbhw_program_mode()
1438 OUTREG(pipe_stat_reg, 0xFFFF | PIPESTAT_FLD_EVT_EVEN_EN); in intelfbhw_program_mode()
1441 OUTREG(pipe_stat_reg, 0xFFFF); /* clear all status bits only */ in intelfbhw_program_mode()
1444 OUTREG(pipe_conf_reg, *pipe_conf | PIPECONF_ENABLE); in intelfbhw_program_mode()
1450 OUTREG(ADPA, tmp); in intelfbhw_program_mode()
1462 OUTREG(DSPACNTR, tmp); in intelfbhw_program_mode()
1463 OUTREG(DSPACNTR, in intelfbhw_program_mode()
1469 OUTREG(DSPACNTR, hw->disp_a_ctrl & ~DISPPLANE_PLANE_ENABLE); in intelfbhw_program_mode()
1470 OUTREG(DSPASTRIDE, hw->disp_a_stride); in intelfbhw_program_mode()
1471 OUTREG(DSPABASE, hw->disp_a_base); in intelfbhw_program_mode()
1477 OUTREG(DSPACNTR, tmp); in intelfbhw_program_mode()
1478 OUTREG(DSPABASE, hw->disp_a_base); in intelfbhw_program_mode()
1597 OUTREG(FENCE + (i << 2), 0); in reset_state()
1610 OUTREG(PRI_RING_LENGTH, 0); in reset_state()
1611 OUTREG(PRI_RING_HEAD, 0); in reset_state()
1612 OUTREG(PRI_RING_TAIL, 0); in reset_state()
1613 OUTREG(PRI_RING_START, 0); in reset_state()
1647 OUTREG(PRI_RING_LENGTH, 0); in intelfbhw_2d_start()
1648 OUTREG(PRI_RING_TAIL, 0); in intelfbhw_2d_start()
1649 OUTREG(PRI_RING_HEAD, 0); in intelfbhw_2d_start()
1651 OUTREG(PRI_RING_START, dinfo->ring.physical & RING_START_MASK); in intelfbhw_2d_start()
1652 OUTREG(PRI_RING_LENGTH, in intelfbhw_2d_start()
1855 OUTREG(CURSOR_A_CONTROL, tmp); in intelfbhw_cursor_init()
1856 OUTREG(CURSOR_A_BASEADDR, dinfo->cursor.physical); in intelfbhw_cursor_init()
1862 OUTREG(CURSOR_CONTROL, tmp); in intelfbhw_cursor_init()
1863 OUTREG(CURSOR_A_BASEADDR, dinfo->cursor.offset << 12); in intelfbhw_cursor_init()
1866 OUTREG(CURSOR_SIZE, tmp); in intelfbhw_cursor_init()
1885 OUTREG(CURSOR_A_CONTROL, tmp); in intelfbhw_cursor_hide()
1887 OUTREG(CURSOR_A_BASEADDR, dinfo->cursor.physical); in intelfbhw_cursor_hide()
1891 OUTREG(CURSOR_CONTROL, tmp); in intelfbhw_cursor_hide()
1914 OUTREG(CURSOR_A_CONTROL, tmp); in intelfbhw_cursor_show()
1916 OUTREG(CURSOR_A_BASEADDR, dinfo->cursor.physical); in intelfbhw_cursor_show()
1920 OUTREG(CURSOR_CONTROL, tmp); in intelfbhw_cursor_show()
1940 OUTREG(CURSOR_A_POSITION, tmp); in intelfbhw_cursor_setpos()
1943 OUTREG(CURSOR_A_BASEADDR, dinfo->cursor.physical); in intelfbhw_cursor_setpos()
1952 OUTREG(CURSOR_A_PALETTE0, bg & CURSOR_PALETTE_MASK); in intelfbhw_cursor_setcolor()
1953 OUTREG(CURSOR_A_PALETTE1, fg & CURSOR_PALETTE_MASK); in intelfbhw_cursor_setcolor()
1954 OUTREG(CURSOR_A_PALETTE2, fg & CURSOR_PALETTE_MASK); in intelfbhw_cursor_setcolor()
1955 OUTREG(CURSOR_A_PALETTE3, bg & CURSOR_PALETTE_MASK); in intelfbhw_cursor_setcolor()
2027 OUTREG(PIPEASTAT, INREG(PIPEASTAT)); in intelfbhw_irq()
2032 OUTREG(DSPABASE, dinfo->vsync.pan_offset); in intelfbhw_irq()
2077 OUTREG(DSPABASE, dinfo->vsync.pan_offset); in intelfbhw_disable_irq()