Lines Matching refs:UDC_EP0IN_IX

774 				|| ep->num == UDC_EP0IN_IX) {  in prep_dma()
1113 tmp = readl(&dev->ep[UDC_EP0IN_IX].regs->ctl); in udc_queue()
1115 writel(tmp, &dev->ep[UDC_EP0IN_IX].regs->ctl); in udc_queue()
1116 dev->ep[UDC_EP0IN_IX].naking = 0; in udc_queue()
1117 UDC_QUEUE_CNAK(&dev->ep[UDC_EP0IN_IX], in udc_queue()
1118 UDC_EP0IN_IX); in udc_queue()
1552 if (tmp != UDC_EP0IN_IX && tmp != UDC_EP0OUT_IX in udc_setup_endpoints()
1565 usb_ep_set_maxpacket_limit(&dev->ep[UDC_EP0IN_IX].ep, in udc_setup_endpoints()
1570 usb_ep_set_maxpacket_limit(&dev->ep[UDC_EP0IN_IX].ep, in udc_setup_endpoints()
1580 dev->gadget.ep0 = &dev->ep[UDC_EP0IN_IX].ep; in udc_setup_endpoints()
1581 dev->ep[UDC_EP0IN_IX].halted = 0; in udc_setup_endpoints()
1649 &dev->ep[UDC_EP0IN_IX]); in udc_tasklet_disconnect()
1814 tmp = readl(&dev->ep[UDC_EP0IN_IX].regs->ctl); in activate_control_endpoints()
1816 writel(tmp, &dev->ep[UDC_EP0IN_IX].regs->ctl); in activate_control_endpoints()
1819 dev->ep[UDC_EP0IN_IX].in = 1; in activate_control_endpoints()
1823 tmp = readl(&dev->ep[UDC_EP0IN_IX].regs->bufin_framenum); in activate_control_endpoints()
1830 writel(tmp, &dev->ep[UDC_EP0IN_IX].regs->bufin_framenum); in activate_control_endpoints()
1833 tmp = readl(&dev->ep[UDC_EP0IN_IX].regs->bufout_maxpkt); in activate_control_endpoints()
1840 writel(tmp, &dev->ep[UDC_EP0IN_IX].regs->bufout_maxpkt); in activate_control_endpoints()
1891 tmp = readl(&dev->ep[UDC_EP0IN_IX].regs->ctl); in activate_control_endpoints()
1893 writel(tmp, &dev->ep[UDC_EP0IN_IX].regs->ctl); in activate_control_endpoints()
1894 dev->ep[UDC_EP0IN_IX].naking = 0; in activate_control_endpoints()
1895 UDC_QUEUE_CNAK(&dev->ep[UDC_EP0IN_IX], UDC_EP0IN_IX); in activate_control_endpoints()
1931 dev->ep[UDC_EP0IN_IX].ep.driver_data; in amd5536_udc_start()
2458 tmp = readl(&dev->ep[UDC_EP0IN_IX].regs->ctl); in udc_control_out_isr()
2460 writel(tmp, &dev->ep[UDC_EP0IN_IX].regs->ctl); in udc_control_out_isr()
2461 dev->ep[UDC_EP0IN_IX].naking = 1; in udc_control_out_isr()
2483 dev->gadget.ep0 = &dev->ep[UDC_EP0IN_IX].ep; in udc_control_out_isr()
2540 tmp = readl(&dev->ep[UDC_EP0IN_IX].regs->ctl); in udc_control_out_isr()
2546 writel(tmp, &dev->ep[UDC_EP0IN_IX].regs->ctl); in udc_control_out_isr()
2547 dev->ep[UDC_EP0IN_IX].naking = 0; in udc_control_out_isr()
2548 UDC_QUEUE_CNAK(&dev->ep[UDC_EP0IN_IX], UDC_EP0IN_IX); in udc_control_out_isr()
2553 writel(tmp, &dev->ep[UDC_EP0IN_IX].regs->ctl); in udc_control_out_isr()
2642 ep = &dev->ep[UDC_EP0IN_IX]; in udc_control_in_isr()
2647 tmp = readl(&dev->ep[UDC_EP0IN_IX].regs->sts); in udc_control_in_isr()
2655 &dev->ep[UDC_EP0IN_IX].regs->sts); in udc_control_in_isr()
2664 &dev->ep[UDC_EP0IN_IX].regs->sts); in udc_control_in_isr()
2690 readl(&dev->ep[UDC_EP0IN_IX].regs->ctl); in udc_control_in_isr()
2693 &dev->ep[UDC_EP0IN_IX].regs->ctl); in udc_control_in_isr()
2725 &dev->ep[UDC_EP0IN_IX].regs->sts); in udc_control_in_isr()
2878 empty_req_queue(&dev->ep[UDC_EP0IN_IX]); in udc_dev_isr()
2879 ep_init(dev->regs, &dev->ep[UDC_EP0IN_IX]); in udc_dev_isr()
2927 empty_req_queue(&dev->ep[UDC_EP0IN_IX]); in udc_dev_isr()
2928 ep_init(dev->regs, &dev->ep[UDC_EP0IN_IX]); in udc_dev_isr()
3109 dev->ep[UDC_EP0IN_IX].dma = &dev->regs->ctl; in init_dma_pools()