Lines Matching refs:pctrl
662 static void __iomem *chv_padreg(struct chv_pinctrl *pctrl, unsigned offset, in chv_padreg() argument
671 return pctrl->regs + offset + reg; in chv_padreg()
682 static bool chv_pad_locked(struct chv_pinctrl *pctrl, unsigned offset) in chv_pad_locked() argument
686 reg = chv_padreg(pctrl, offset, CHV_PADCTRL1); in chv_pad_locked()
692 struct chv_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); in chv_get_groups_count() local
694 return pctrl->community->ngroups; in chv_get_groups_count()
700 struct chv_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); in chv_get_group_name() local
702 return pctrl->community->groups[group].name; in chv_get_group_name()
708 struct chv_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); in chv_get_group_pins() local
710 *pins = pctrl->community->groups[group].pins; in chv_get_group_pins()
711 *npins = pctrl->community->groups[group].npins; in chv_get_group_pins()
718 struct chv_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); in chv_pin_dbg_show() local
723 spin_lock_irqsave(&pctrl->lock, flags); in chv_pin_dbg_show()
725 ctrl0 = readl(chv_padreg(pctrl, offset, CHV_PADCTRL0)); in chv_pin_dbg_show()
726 ctrl1 = readl(chv_padreg(pctrl, offset, CHV_PADCTRL1)); in chv_pin_dbg_show()
727 locked = chv_pad_locked(pctrl, offset); in chv_pin_dbg_show()
729 spin_unlock_irqrestore(&pctrl->lock, flags); in chv_pin_dbg_show()
757 struct chv_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); in chv_get_functions_count() local
759 return pctrl->community->nfunctions; in chv_get_functions_count()
765 struct chv_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); in chv_get_function_name() local
767 return pctrl->community->functions[function].name; in chv_get_function_name()
775 struct chv_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); in chv_get_function_groups() local
777 *groups = pctrl->community->functions[function].groups; in chv_get_function_groups()
778 *ngroups = pctrl->community->functions[function].ngroups; in chv_get_function_groups()
785 struct chv_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); in chv_pinmux_set_mux() local
790 grp = &pctrl->community->groups[group]; in chv_pinmux_set_mux()
792 spin_lock_irqsave(&pctrl->lock, flags); in chv_pinmux_set_mux()
796 if (chv_pad_locked(pctrl, grp->pins[i])) { in chv_pinmux_set_mux()
797 dev_warn(pctrl->dev, "unable to set mode for locked pin %u\n", in chv_pinmux_set_mux()
799 spin_unlock_irqrestore(&pctrl->lock, flags); in chv_pinmux_set_mux()
822 reg = chv_padreg(pctrl, pin, CHV_PADCTRL0); in chv_pinmux_set_mux()
832 reg = chv_padreg(pctrl, pin, CHV_PADCTRL1); in chv_pinmux_set_mux()
838 dev_dbg(pctrl->dev, "configured pin %u mode %u OE %sinverted\n", in chv_pinmux_set_mux()
842 spin_unlock_irqrestore(&pctrl->lock, flags); in chv_pinmux_set_mux()
851 struct chv_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); in chv_gpio_request_enable() local
856 spin_lock_irqsave(&pctrl->lock, flags); in chv_gpio_request_enable()
858 if (chv_pad_locked(pctrl, offset)) { in chv_gpio_request_enable()
859 value = readl(chv_padreg(pctrl, offset, CHV_PADCTRL0)); in chv_gpio_request_enable()
862 spin_unlock_irqrestore(&pctrl->lock, flags); in chv_gpio_request_enable()
869 for (i = 0; i < ARRAY_SIZE(pctrl->intr_lines); i++) { in chv_gpio_request_enable()
870 if (pctrl->intr_lines[i] == offset) { in chv_gpio_request_enable()
871 pctrl->intr_lines[i] = 0; in chv_gpio_request_enable()
877 reg = chv_padreg(pctrl, offset, CHV_PADCTRL1); in chv_gpio_request_enable()
883 reg = chv_padreg(pctrl, offset, CHV_PADCTRL0); in chv_gpio_request_enable()
902 spin_unlock_irqrestore(&pctrl->lock, flags); in chv_gpio_request_enable()
911 struct chv_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); in chv_gpio_disable_free() local
916 spin_lock_irqsave(&pctrl->lock, flags); in chv_gpio_disable_free()
918 reg = chv_padreg(pctrl, offset, CHV_PADCTRL0); in chv_gpio_disable_free()
922 spin_unlock_irqrestore(&pctrl->lock, flags); in chv_gpio_disable_free()
929 struct chv_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); in chv_gpio_set_direction() local
930 void __iomem *reg = chv_padreg(pctrl, offset, CHV_PADCTRL0); in chv_gpio_set_direction()
934 spin_lock_irqsave(&pctrl->lock, flags); in chv_gpio_set_direction()
943 spin_unlock_irqrestore(&pctrl->lock, flags); in chv_gpio_set_direction()
961 struct chv_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); in chv_config_get() local
968 spin_lock_irqsave(&pctrl->lock, flags); in chv_config_get()
969 ctrl0 = readl(chv_padreg(pctrl, pin, CHV_PADCTRL0)); in chv_config_get()
970 ctrl1 = readl(chv_padreg(pctrl, pin, CHV_PADCTRL1)); in chv_config_get()
971 spin_unlock_irqrestore(&pctrl->lock, flags); in chv_config_get()
1038 static int chv_config_set_pull(struct chv_pinctrl *pctrl, unsigned pin, in chv_config_set_pull() argument
1041 void __iomem *reg = chv_padreg(pctrl, pin, CHV_PADCTRL0); in chv_config_set_pull()
1045 spin_lock_irqsave(&pctrl->lock, flags); in chv_config_set_pull()
1068 spin_unlock_irqrestore(&pctrl->lock, flags); in chv_config_set_pull()
1086 spin_unlock_irqrestore(&pctrl->lock, flags); in chv_config_set_pull()
1094 spin_unlock_irqrestore(&pctrl->lock, flags); in chv_config_set_pull()
1099 spin_unlock_irqrestore(&pctrl->lock, flags); in chv_config_set_pull()
1107 struct chv_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); in chv_config_set() local
1112 if (chv_pad_locked(pctrl, pin)) in chv_config_set()
1123 ret = chv_config_set_pull(pctrl, pin, param, arg); in chv_config_set()
1132 dev_dbg(pctrl->dev, "pin %d set config %d arg %u\n", pin, in chv_config_set()
1162 static unsigned chv_gpio_offset_to_pin(struct chv_pinctrl *pctrl, in chv_gpio_offset_to_pin() argument
1165 return pctrl->community->pins[offset].number; in chv_gpio_offset_to_pin()
1170 struct chv_pinctrl *pctrl = gpiochip_to_pinctrl(chip); in chv_gpio_get() local
1171 int pin = chv_gpio_offset_to_pin(pctrl, offset); in chv_gpio_get()
1174 ctrl0 = readl(chv_padreg(pctrl, pin, CHV_PADCTRL0)); in chv_gpio_get()
1186 struct chv_pinctrl *pctrl = gpiochip_to_pinctrl(chip); in chv_gpio_set() local
1187 unsigned pin = chv_gpio_offset_to_pin(pctrl, offset); in chv_gpio_set()
1192 spin_lock_irqsave(&pctrl->lock, flags); in chv_gpio_set()
1194 reg = chv_padreg(pctrl, pin, CHV_PADCTRL0); in chv_gpio_set()
1204 spin_unlock_irqrestore(&pctrl->lock, flags); in chv_gpio_set()
1209 struct chv_pinctrl *pctrl = gpiochip_to_pinctrl(chip); in chv_gpio_get_direction() local
1210 unsigned pin = chv_gpio_offset_to_pin(pctrl, offset); in chv_gpio_get_direction()
1213 ctrl0 = readl(chv_padreg(pctrl, pin, CHV_PADCTRL0)); in chv_gpio_get_direction()
1247 struct chv_pinctrl *pctrl = gpiochip_to_pinctrl(gc); in chv_gpio_irq_ack() local
1248 int pin = chv_gpio_offset_to_pin(pctrl, irqd_to_hwirq(d)); in chv_gpio_irq_ack()
1251 spin_lock(&pctrl->lock); in chv_gpio_irq_ack()
1253 intr_line = readl(chv_padreg(pctrl, pin, CHV_PADCTRL0)); in chv_gpio_irq_ack()
1256 chv_writel(BIT(intr_line), pctrl->regs + CHV_INTSTAT); in chv_gpio_irq_ack()
1258 spin_unlock(&pctrl->lock); in chv_gpio_irq_ack()
1264 struct chv_pinctrl *pctrl = gpiochip_to_pinctrl(gc); in chv_gpio_irq_mask_unmask() local
1265 int pin = chv_gpio_offset_to_pin(pctrl, irqd_to_hwirq(d)); in chv_gpio_irq_mask_unmask()
1269 spin_lock_irqsave(&pctrl->lock, flags); in chv_gpio_irq_mask_unmask()
1271 intr_line = readl(chv_padreg(pctrl, pin, CHV_PADCTRL0)); in chv_gpio_irq_mask_unmask()
1275 value = readl(pctrl->regs + CHV_INTMASK); in chv_gpio_irq_mask_unmask()
1280 chv_writel(value, pctrl->regs + CHV_INTMASK); in chv_gpio_irq_mask_unmask()
1282 spin_unlock_irqrestore(&pctrl->lock, flags); in chv_gpio_irq_mask_unmask()
1309 struct chv_pinctrl *pctrl = gpiochip_to_pinctrl(gc); in chv_gpio_irq_startup() local
1311 int pin = chv_gpio_offset_to_pin(pctrl, offset); in chv_gpio_irq_startup()
1316 intsel = readl(chv_padreg(pctrl, pin, CHV_PADCTRL0)); in chv_gpio_irq_startup()
1320 value = readl(chv_padreg(pctrl, pin, CHV_PADCTRL1)); in chv_gpio_irq_startup()
1326 spin_lock_irqsave(&pctrl->lock, flags); in chv_gpio_irq_startup()
1327 if (!pctrl->intr_lines[intsel]) { in chv_gpio_irq_startup()
1329 pctrl->intr_lines[intsel] = offset; in chv_gpio_irq_startup()
1331 spin_unlock_irqrestore(&pctrl->lock, flags); in chv_gpio_irq_startup()
1341 struct chv_pinctrl *pctrl = gpiochip_to_pinctrl(gc); in chv_gpio_irq_type() local
1343 int pin = chv_gpio_offset_to_pin(pctrl, offset); in chv_gpio_irq_type()
1347 spin_lock_irqsave(&pctrl->lock, flags); in chv_gpio_irq_type()
1362 if (!chv_pad_locked(pctrl, pin)) { in chv_gpio_irq_type()
1363 void __iomem *reg = chv_padreg(pctrl, pin, CHV_PADCTRL1); in chv_gpio_irq_type()
1385 value = readl(chv_padreg(pctrl, pin, CHV_PADCTRL0)); in chv_gpio_irq_type()
1389 pctrl->intr_lines[value] = offset; in chv_gpio_irq_type()
1396 spin_unlock_irqrestore(&pctrl->lock, flags); in chv_gpio_irq_type()
1414 struct chv_pinctrl *pctrl = gpiochip_to_pinctrl(gc); in chv_gpio_irq_handler() local
1421 pending = readl(pctrl->regs + CHV_INTSTAT); in chv_gpio_irq_handler()
1425 offset = pctrl->intr_lines[intr_line]; in chv_gpio_irq_handler()
1433 static int chv_gpio_probe(struct chv_pinctrl *pctrl, int irq) in chv_gpio_probe() argument
1436 struct gpio_chip *chip = &pctrl->chip; in chv_gpio_probe()
1441 chip->ngpio = pctrl->community->ngpios; in chv_gpio_probe()
1442 chip->label = dev_name(pctrl->dev); in chv_gpio_probe()
1443 chip->dev = pctrl->dev; in chv_gpio_probe()
1448 dev_err(pctrl->dev, "Failed to register gpiochip\n"); in chv_gpio_probe()
1452 for (i = 0, offset = 0; i < pctrl->community->ngpio_ranges; i++) { in chv_gpio_probe()
1453 range = &pctrl->community->gpio_ranges[i]; in chv_gpio_probe()
1454 ret = gpiochip_add_pin_range(chip, dev_name(pctrl->dev), offset, in chv_gpio_probe()
1457 dev_err(pctrl->dev, "failed to add GPIO pin range\n"); in chv_gpio_probe()
1465 chv_writel(0, pctrl->regs + CHV_INTMASK); in chv_gpio_probe()
1466 chv_writel(0xffff, pctrl->regs + CHV_INTSTAT); in chv_gpio_probe()
1471 dev_err(pctrl->dev, "failed to add IRQ chip\n"); in chv_gpio_probe()
1487 struct chv_pinctrl *pctrl; in chv_pinctrl_probe() local
1496 pctrl = devm_kzalloc(&pdev->dev, sizeof(*pctrl), GFP_KERNEL); in chv_pinctrl_probe()
1497 if (!pctrl) in chv_pinctrl_probe()
1502 pctrl->community = chv_communities[i]; in chv_pinctrl_probe()
1508 spin_lock_init(&pctrl->lock); in chv_pinctrl_probe()
1509 pctrl->dev = &pdev->dev; in chv_pinctrl_probe()
1512 pctrl->saved_pin_context = devm_kcalloc(pctrl->dev, in chv_pinctrl_probe()
1513 pctrl->community->npins, sizeof(*pctrl->saved_pin_context), in chv_pinctrl_probe()
1515 if (!pctrl->saved_pin_context) in chv_pinctrl_probe()
1520 pctrl->regs = devm_ioremap_resource(&pdev->dev, res); in chv_pinctrl_probe()
1521 if (IS_ERR(pctrl->regs)) in chv_pinctrl_probe()
1522 return PTR_ERR(pctrl->regs); in chv_pinctrl_probe()
1530 pctrl->pctldesc = chv_pinctrl_desc; in chv_pinctrl_probe()
1531 pctrl->pctldesc.name = dev_name(&pdev->dev); in chv_pinctrl_probe()
1532 pctrl->pctldesc.pins = pctrl->community->pins; in chv_pinctrl_probe()
1533 pctrl->pctldesc.npins = pctrl->community->npins; in chv_pinctrl_probe()
1535 pctrl->pctldev = pinctrl_register(&pctrl->pctldesc, &pdev->dev, pctrl); in chv_pinctrl_probe()
1536 if (!pctrl->pctldev) { in chv_pinctrl_probe()
1541 ret = chv_gpio_probe(pctrl, irq); in chv_pinctrl_probe()
1543 pinctrl_unregister(pctrl->pctldev); in chv_pinctrl_probe()
1547 platform_set_drvdata(pdev, pctrl); in chv_pinctrl_probe()
1554 struct chv_pinctrl *pctrl = platform_get_drvdata(pdev); in chv_pinctrl_remove() local
1556 gpiochip_remove(&pctrl->chip); in chv_pinctrl_remove()
1557 pinctrl_unregister(pctrl->pctldev); in chv_pinctrl_remove()
1566 struct chv_pinctrl *pctrl = platform_get_drvdata(pdev); in chv_pinctrl_suspend() local
1569 pctrl->saved_intmask = readl(pctrl->regs + CHV_INTMASK); in chv_pinctrl_suspend()
1571 for (i = 0; i < pctrl->community->npins; i++) { in chv_pinctrl_suspend()
1576 desc = &pctrl->community->pins[i]; in chv_pinctrl_suspend()
1577 if (chv_pad_locked(pctrl, desc->number)) in chv_pinctrl_suspend()
1580 ctx = &pctrl->saved_pin_context[i]; in chv_pinctrl_suspend()
1582 reg = chv_padreg(pctrl, desc->number, CHV_PADCTRL0); in chv_pinctrl_suspend()
1585 reg = chv_padreg(pctrl, desc->number, CHV_PADCTRL1); in chv_pinctrl_suspend()
1595 struct chv_pinctrl *pctrl = platform_get_drvdata(pdev); in chv_pinctrl_resume() local
1603 chv_writel(0, pctrl->regs + CHV_INTMASK); in chv_pinctrl_resume()
1605 for (i = 0; i < pctrl->community->npins; i++) { in chv_pinctrl_resume()
1611 desc = &pctrl->community->pins[i]; in chv_pinctrl_resume()
1612 if (chv_pad_locked(pctrl, desc->number)) in chv_pinctrl_resume()
1615 ctx = &pctrl->saved_pin_context[i]; in chv_pinctrl_resume()
1618 reg = chv_padreg(pctrl, desc->number, CHV_PADCTRL0); in chv_pinctrl_resume()
1622 dev_dbg(pctrl->dev, "restored pin %2u ctrl0 0x%08x\n", in chv_pinctrl_resume()
1626 reg = chv_padreg(pctrl, desc->number, CHV_PADCTRL1); in chv_pinctrl_resume()
1630 dev_dbg(pctrl->dev, "restored pin %2u ctrl1 0x%08x\n", in chv_pinctrl_resume()
1639 chv_writel(0xffff, pctrl->regs + CHV_INTSTAT); in chv_pinctrl_resume()
1640 chv_writel(pctrl->saved_intmask, pctrl->regs + CHV_INTMASK); in chv_pinctrl_resume()