Lines Matching refs:rt2x00_set_field32

78 		rt2x00_set_field32(&reg, PHY_CSR3_VALUE, value);  in rt61pci_bbp_write()
79 rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word); in rt61pci_bbp_write()
80 rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1); in rt61pci_bbp_write()
81 rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 0); in rt61pci_bbp_write()
106 rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word); in rt61pci_bbp_read()
107 rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1); in rt61pci_bbp_read()
108 rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 1); in rt61pci_bbp_read()
133 rt2x00_set_field32(&reg, PHY_CSR4_VALUE, value); in rt61pci_rf_write()
134 rt2x00_set_field32(&reg, PHY_CSR4_NUMBER_OF_BITS, 21); in rt61pci_rf_write()
135 rt2x00_set_field32(&reg, PHY_CSR4_IF_SELECT, 0); in rt61pci_rf_write()
136 rt2x00_set_field32(&reg, PHY_CSR4_BUSY, 1); in rt61pci_rf_write()
158 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1); in rt61pci_mcu_request()
159 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token); in rt61pci_mcu_request()
160 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0); in rt61pci_mcu_request()
161 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1); in rt61pci_mcu_request()
165 rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command); in rt61pci_mcu_request()
166 rt2x00_set_field32(&reg, HOST_CMD_CSR_INTERRUPT_MCU, 1); in rt61pci_mcu_request()
194 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_IN, !!eeprom->reg_data_in); in rt61pci_eepromregister_write()
195 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_OUT, !!eeprom->reg_data_out); in rt61pci_eepromregister_write()
196 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK, in rt61pci_eepromregister_write()
198 rt2x00_set_field32(&reg, E2PROM_CSR_CHIP_SELECT, in rt61pci_eepromregister_write()
295 rt2x00_set_field32(&reg, MAC_CSR14_ON_PERIOD, *delay_on); in rt61pci_blink_set()
296 rt2x00_set_field32(&reg, MAC_CSR14_OFF_PERIOD, *delay_off); in rt61pci_blink_set()
373 rt2x00_set_field32(&reg, field, crypto->cipher); in rt61pci_config_shared_key()
380 rt2x00_set_field32(&reg, field, crypto->cipher); in rt61pci_config_shared_key()
527 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CRC, in rt61pci_config_filter()
529 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_PHYSICAL, in rt61pci_config_filter()
531 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CONTROL, in rt61pci_config_filter()
533 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_NOT_TO_ME, in rt61pci_config_filter()
535 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_TO_DS, in rt61pci_config_filter()
538 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_VERSION_ERROR, 1); in rt61pci_config_filter()
539 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_MULTICAST, in rt61pci_config_filter()
541 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_BROADCAST, 0); in rt61pci_config_filter()
542 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_ACK_CTS, in rt61pci_config_filter()
559 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_SYNC, conf->sync); in rt61pci_config_intf()
565 rt2x00_set_field32(&reg, MAC_CSR3_UNICAST_TO_ME_MASK, 0xff); in rt61pci_config_intf()
574 rt2x00_set_field32(&reg, MAC_CSR5_BSS_ID_MASK, 3); in rt61pci_config_intf()
590 rt2x00_set_field32(&reg, TXRX_CSR0_RX_ACK_TIMEOUT, 0x32); in rt61pci_config_erp()
591 rt2x00_set_field32(&reg, TXRX_CSR0_TSF_OFFSET, IEEE80211_HEADER); in rt61pci_config_erp()
596 rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_ENABLE, 1); in rt61pci_config_erp()
597 rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_PREAMBLE, in rt61pci_config_erp()
608 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_INTERVAL, in rt61pci_config_erp()
615 rt2x00_set_field32(&reg, MAC_CSR9_SLOT_TIME, erp->slot_time); in rt61pci_config_erp()
619 rt2x00_set_field32(&reg, MAC_CSR8_SIFS, erp->sifs); in rt61pci_config_erp()
620 rt2x00_set_field32(&reg, MAC_CSR8_SIFS_AFTER_RX_OFDM, 3); in rt61pci_config_erp()
621 rt2x00_set_field32(&reg, MAC_CSR8_EIFS, erp->eifs); in rt61pci_config_erp()
717 rt2x00_set_field32(&reg, MAC_CSR13_DIR4, 0); in rt61pci_config_antenna_2529_rx()
718 rt2x00_set_field32(&reg, MAC_CSR13_VAL4, p1); in rt61pci_config_antenna_2529_rx()
720 rt2x00_set_field32(&reg, MAC_CSR13_DIR3, 0); in rt61pci_config_antenna_2529_rx()
721 rt2x00_set_field32(&reg, MAC_CSR13_VAL3, !p2); in rt61pci_config_antenna_2529_rx()
824 rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_BG, in rt61pci_config_ant()
826 rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_A, in rt61pci_config_ant()
873 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower)); in rt61pci_config_channel()
874 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset); in rt61pci_config_channel()
930 rt2x00_set_field32(&reg, TXRX_CSR4_OFDM_TX_RATE_DOWN, 1); in rt61pci_config_retry_limit()
931 rt2x00_set_field32(&reg, TXRX_CSR4_OFDM_TX_RATE_STEP, 0); in rt61pci_config_retry_limit()
932 rt2x00_set_field32(&reg, TXRX_CSR4_OFDM_TX_FALLBACK_CCK, 0); in rt61pci_config_retry_limit()
933 rt2x00_set_field32(&reg, TXRX_CSR4_LONG_RETRY_LIMIT, in rt61pci_config_retry_limit()
935 rt2x00_set_field32(&reg, TXRX_CSR4_SHORT_RETRY_LIMIT, in rt61pci_config_retry_limit()
950 rt2x00_set_field32(&reg, MAC_CSR11_DELAY_AFTER_TBCN, in rt61pci_config_ps()
952 rt2x00_set_field32(&reg, MAC_CSR11_TBCN_BEFORE_WAKEUP, in rt61pci_config_ps()
954 rt2x00_set_field32(&reg, MAC_CSR11_WAKEUP_LATENCY, 5); in rt61pci_config_ps()
957 rt2x00_set_field32(&reg, MAC_CSR11_AUTOWAKE, 0); in rt61pci_config_ps()
960 rt2x00_set_field32(&reg, MAC_CSR11_AUTOWAKE, 1); in rt61pci_config_ps()
971 rt2x00_set_field32(&reg, MAC_CSR11_DELAY_AFTER_TBCN, 0); in rt61pci_config_ps()
972 rt2x00_set_field32(&reg, MAC_CSR11_TBCN_BEFORE_WAKEUP, 0); in rt61pci_config_ps()
973 rt2x00_set_field32(&reg, MAC_CSR11_AUTOWAKE, 0); in rt61pci_config_ps()
974 rt2x00_set_field32(&reg, MAC_CSR11_WAKEUP_LATENCY, 0); in rt61pci_config_ps()
1142 rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX, 0); in rt61pci_start_queue()
1147 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 1); in rt61pci_start_queue()
1148 rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 1); in rt61pci_start_queue()
1149 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 1); in rt61pci_start_queue()
1165 rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC0, 1); in rt61pci_kick_queue()
1170 rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC1, 1); in rt61pci_kick_queue()
1175 rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC2, 1); in rt61pci_kick_queue()
1180 rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC3, 1); in rt61pci_kick_queue()
1196 rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC0, 1); in rt61pci_stop_queue()
1201 rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC1, 1); in rt61pci_stop_queue()
1206 rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC2, 1); in rt61pci_stop_queue()
1211 rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC3, 1); in rt61pci_stop_queue()
1216 rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX, 1); in rt61pci_stop_queue()
1221 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 0); in rt61pci_stop_queue()
1222 rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 0); in rt61pci_stop_queue()
1223 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0); in rt61pci_stop_queue()
1317 rt2x00_set_field32(&reg, MCU_CNTL_CSR_RESET, 1); in rt61pci_load_firmware()
1327 rt2x00_set_field32(&reg, MCU_CNTL_CSR_RESET, 1); in rt61pci_load_firmware()
1328 rt2x00_set_field32(&reg, MCU_CNTL_CSR_SELECT_BANK, 1); in rt61pci_load_firmware()
1334 rt2x00_set_field32(&reg, MCU_CNTL_CSR_SELECT_BANK, 0); in rt61pci_load_firmware()
1337 rt2x00_set_field32(&reg, MCU_CNTL_CSR_RESET, 0); in rt61pci_load_firmware()
1361 rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 1); in rt61pci_load_firmware()
1362 rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 1); in rt61pci_load_firmware()
1366 rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 0); in rt61pci_load_firmware()
1367 rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 0); in rt61pci_load_firmware()
1371 rt2x00_set_field32(&reg, MAC_CSR1_HOST_READY, 1); in rt61pci_load_firmware()
1405 rt2x00_set_field32(&word, RXD_W5_BUFFER_PHYSICAL_ADDRESS, in rt61pci_clear_entry()
1410 rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1); in rt61pci_clear_entry()
1414 rt2x00_set_field32(&word, TXD_W0_VALID, 0); in rt61pci_clear_entry()
1415 rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0); in rt61pci_clear_entry()
1429 rt2x00_set_field32(&reg, TX_RING_CSR0_AC0_RING_SIZE, in rt61pci_init_queues()
1431 rt2x00_set_field32(&reg, TX_RING_CSR0_AC1_RING_SIZE, in rt61pci_init_queues()
1433 rt2x00_set_field32(&reg, TX_RING_CSR0_AC2_RING_SIZE, in rt61pci_init_queues()
1435 rt2x00_set_field32(&reg, TX_RING_CSR0_AC3_RING_SIZE, in rt61pci_init_queues()
1440 rt2x00_set_field32(&reg, TX_RING_CSR1_TXD_SIZE, in rt61pci_init_queues()
1446 rt2x00_set_field32(&reg, AC0_BASE_CSR_RING_REGISTER, in rt61pci_init_queues()
1452 rt2x00_set_field32(&reg, AC1_BASE_CSR_RING_REGISTER, in rt61pci_init_queues()
1458 rt2x00_set_field32(&reg, AC2_BASE_CSR_RING_REGISTER, in rt61pci_init_queues()
1464 rt2x00_set_field32(&reg, AC3_BASE_CSR_RING_REGISTER, in rt61pci_init_queues()
1469 rt2x00_set_field32(&reg, RX_RING_CSR_RING_SIZE, rt2x00dev->rx->limit); in rt61pci_init_queues()
1470 rt2x00_set_field32(&reg, RX_RING_CSR_RXD_SIZE, in rt61pci_init_queues()
1472 rt2x00_set_field32(&reg, RX_RING_CSR_RXD_WRITEBACK_SIZE, 4); in rt61pci_init_queues()
1477 rt2x00_set_field32(&reg, RX_BASE_CSR_RING_REGISTER, in rt61pci_init_queues()
1482 rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC0, 2); in rt61pci_init_queues()
1483 rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC1, 2); in rt61pci_init_queues()
1484 rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC2, 2); in rt61pci_init_queues()
1485 rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC3, 2); in rt61pci_init_queues()
1489 rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC0, 1); in rt61pci_init_queues()
1490 rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC1, 1); in rt61pci_init_queues()
1491 rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC2, 1); in rt61pci_init_queues()
1492 rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC3, 1); in rt61pci_init_queues()
1496 rt2x00_set_field32(&reg, RX_CNTL_CSR_LOAD_RXD, 1); in rt61pci_init_queues()
1507 rt2x00_set_field32(&reg, TXRX_CSR0_AUTO_TX_SEQ, 1); in rt61pci_init_registers()
1508 rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX, 0); in rt61pci_init_registers()
1509 rt2x00_set_field32(&reg, TXRX_CSR0_TX_WITHOUT_WAITING, 0); in rt61pci_init_registers()
1513 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0, 47); /* CCK Signal */ in rt61pci_init_registers()
1514 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0_VALID, 1); in rt61pci_init_registers()
1515 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1, 30); /* Rssi */ in rt61pci_init_registers()
1516 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1_VALID, 1); in rt61pci_init_registers()
1517 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2, 42); /* OFDM Rate */ in rt61pci_init_registers()
1518 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2_VALID, 1); in rt61pci_init_registers()
1519 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3, 30); /* Rssi */ in rt61pci_init_registers()
1520 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3_VALID, 1); in rt61pci_init_registers()
1527 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0, 13); in rt61pci_init_registers()
1528 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0_VALID, 1); in rt61pci_init_registers()
1529 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1, 12); in rt61pci_init_registers()
1530 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1_VALID, 1); in rt61pci_init_registers()
1531 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2, 11); in rt61pci_init_registers()
1532 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2_VALID, 1); in rt61pci_init_registers()
1533 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3, 10); in rt61pci_init_registers()
1534 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3_VALID, 1); in rt61pci_init_registers()
1541 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0, 7); in rt61pci_init_registers()
1542 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0_VALID, 1); in rt61pci_init_registers()
1543 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1, 6); in rt61pci_init_registers()
1544 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1_VALID, 1); in rt61pci_init_registers()
1545 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2, 5); in rt61pci_init_registers()
1546 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2_VALID, 1); in rt61pci_init_registers()
1550 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_6MBS, 59); in rt61pci_init_registers()
1551 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_9MBS, 53); in rt61pci_init_registers()
1552 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_12MBS, 49); in rt61pci_init_registers()
1553 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_18MBS, 46); in rt61pci_init_registers()
1557 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_24MBS, 44); in rt61pci_init_registers()
1558 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_36MBS, 42); in rt61pci_init_registers()
1559 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_48MBS, 42); in rt61pci_init_registers()
1560 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_54MBS, 42); in rt61pci_init_registers()
1564 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_INTERVAL, 0); in rt61pci_init_registers()
1565 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 0); in rt61pci_init_registers()
1566 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_SYNC, 0); in rt61pci_init_registers()
1567 rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 0); in rt61pci_init_registers()
1568 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0); in rt61pci_init_registers()
1569 rt2x00_set_field32(&reg, TXRX_CSR9_TIMESTAMP_COMPENSATE, 0); in rt61pci_init_registers()
1577 rt2x00_set_field32(&reg, MAC_CSR9_CW_SELECT, 0); in rt61pci_init_registers()
1630 rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 1); in rt61pci_init_registers()
1631 rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 1); in rt61pci_init_registers()
1635 rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 0); in rt61pci_init_registers()
1636 rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 0); in rt61pci_init_registers()
1640 rt2x00_set_field32(&reg, MAC_CSR1_HOST_READY, 1); in rt61pci_init_registers()
1739 rt2x00_set_field32(&reg, INT_MASK_CSR_TXDONE, mask); in rt61pci_toggle_irq()
1740 rt2x00_set_field32(&reg, INT_MASK_CSR_RXDONE, mask); in rt61pci_toggle_irq()
1741 rt2x00_set_field32(&reg, INT_MASK_CSR_BEACON_DONE, mask); in rt61pci_toggle_irq()
1742 rt2x00_set_field32(&reg, INT_MASK_CSR_ENABLE_MITIGATION, mask); in rt61pci_toggle_irq()
1743 rt2x00_set_field32(&reg, INT_MASK_CSR_MITIGATION_PERIOD, 0xff); in rt61pci_toggle_irq()
1747 rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_0, mask); in rt61pci_toggle_irq()
1748 rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_1, mask); in rt61pci_toggle_irq()
1749 rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_2, mask); in rt61pci_toggle_irq()
1750 rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_3, mask); in rt61pci_toggle_irq()
1751 rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_4, mask); in rt61pci_toggle_irq()
1752 rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_5, mask); in rt61pci_toggle_irq()
1753 rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_6, mask); in rt61pci_toggle_irq()
1754 rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_7, mask); in rt61pci_toggle_irq()
1755 rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_TWAKEUP, mask); in rt61pci_toggle_irq()
1787 rt2x00_set_field32(&reg, RX_CNTL_CSR_ENABLE_RX_DMA, 1); in rt61pci_enable_radio()
1810 rt2x00_set_field32(&reg, MAC_CSR12_FORCE_WAKEUP, !put_to_sleep); in rt61pci_set_state()
1811 rt2x00_set_field32(&reg, MAC_CSR12_PUT_TO_SLEEP, put_to_sleep); in rt61pci_set_state()
1880 rt2x00_set_field32(&word, TXD_W1_HOST_Q_ID, entry->queue->qid); in rt61pci_write_tx_desc()
1881 rt2x00_set_field32(&word, TXD_W1_AIFSN, entry->queue->aifs); in rt61pci_write_tx_desc()
1882 rt2x00_set_field32(&word, TXD_W1_CWMIN, entry->queue->cw_min); in rt61pci_write_tx_desc()
1883 rt2x00_set_field32(&word, TXD_W1_CWMAX, entry->queue->cw_max); in rt61pci_write_tx_desc()
1884 rt2x00_set_field32(&word, TXD_W1_IV_OFFSET, txdesc->iv_offset); in rt61pci_write_tx_desc()
1885 rt2x00_set_field32(&word, TXD_W1_HW_SEQUENCE, in rt61pci_write_tx_desc()
1887 rt2x00_set_field32(&word, TXD_W1_BUFFER_COUNT, 1); in rt61pci_write_tx_desc()
1891 rt2x00_set_field32(&word, TXD_W2_PLCP_SIGNAL, txdesc->u.plcp.signal); in rt61pci_write_tx_desc()
1892 rt2x00_set_field32(&word, TXD_W2_PLCP_SERVICE, txdesc->u.plcp.service); in rt61pci_write_tx_desc()
1893 rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_LOW, in rt61pci_write_tx_desc()
1895 rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_HIGH, in rt61pci_write_tx_desc()
1905 rt2x00_set_field32(&word, TXD_W5_PID_TYPE, entry->queue->qid); in rt61pci_write_tx_desc()
1906 rt2x00_set_field32(&word, TXD_W5_PID_SUBTYPE, in rt61pci_write_tx_desc()
1908 rt2x00_set_field32(&word, TXD_W5_TX_POWER, in rt61pci_write_tx_desc()
1910 rt2x00_set_field32(&word, TXD_W5_WAITING_DMA_DONE_INT, 1); in rt61pci_write_tx_desc()
1915 rt2x00_set_field32(&word, TXD_W6_BUFFER_PHYSICAL_ADDRESS, in rt61pci_write_tx_desc()
1920 rt2x00_set_field32(&word, TXD_W11_BUFFER_LENGTH0, in rt61pci_write_tx_desc()
1931 rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1); in rt61pci_write_tx_desc()
1932 rt2x00_set_field32(&word, TXD_W0_VALID, 1); in rt61pci_write_tx_desc()
1933 rt2x00_set_field32(&word, TXD_W0_MORE_FRAG, in rt61pci_write_tx_desc()
1935 rt2x00_set_field32(&word, TXD_W0_ACK, in rt61pci_write_tx_desc()
1937 rt2x00_set_field32(&word, TXD_W0_TIMESTAMP, in rt61pci_write_tx_desc()
1939 rt2x00_set_field32(&word, TXD_W0_OFDM, in rt61pci_write_tx_desc()
1941 rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->u.plcp.ifs); in rt61pci_write_tx_desc()
1942 rt2x00_set_field32(&word, TXD_W0_RETRY_MODE, in rt61pci_write_tx_desc()
1944 rt2x00_set_field32(&word, TXD_W0_TKIP_MIC, in rt61pci_write_tx_desc()
1946 rt2x00_set_field32(&word, TXD_W0_KEY_TABLE, in rt61pci_write_tx_desc()
1948 rt2x00_set_field32(&word, TXD_W0_KEY_INDEX, txdesc->key_idx); in rt61pci_write_tx_desc()
1949 rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, txdesc->length); in rt61pci_write_tx_desc()
1950 rt2x00_set_field32(&word, TXD_W0_BURST, in rt61pci_write_tx_desc()
1952 rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, txdesc->cipher); in rt61pci_write_tx_desc()
1981 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0); in rt61pci_write_beacon()
2021 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 1); in rt61pci_write_beacon()
2042 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0); in rt61pci_clear_beacon()
2263 rt2x00_set_field32(&reg, irq_field, 0); in rt61pci_enable_interrupt()
2281 rt2x00_set_field32(&reg, irq_field, 0); in rt61pci_enable_mcu_interrupt()
2859 rt2x00_set_field32(&reg, MAC_CSR13_DIR5, 1); in rt61pci_probe_hw()
2931 rt2x00_set_field32(&reg, field, queue->txop); in rt61pci_conf_tx()
2939 rt2x00_set_field32(&reg, field, queue->aifs); in rt61pci_conf_tx()
2943 rt2x00_set_field32(&reg, field, queue->cw_min); in rt61pci_conf_tx()
2947 rt2x00_set_field32(&reg, field, queue->cw_max); in rt61pci_conf_tx()