Lines Matching refs:FIELD32
77 #define CSR0_REVISION FIELD32(0x0000ffff)
86 #define CSR1_SOFT_RESET FIELD32(0x00000001)
87 #define CSR1_BBP_RESET FIELD32(0x00000002)
88 #define CSR1_HOST_READY FIELD32(0x00000004)
99 #define CSR3_BYTE0 FIELD32(0x000000ff)
100 #define CSR3_BYTE1 FIELD32(0x0000ff00)
101 #define CSR3_BYTE2 FIELD32(0x00ff0000)
102 #define CSR3_BYTE3 FIELD32(0xff000000)
108 #define CSR4_BYTE4 FIELD32(0x000000ff)
109 #define CSR4_BYTE5 FIELD32(0x0000ff00)
115 #define CSR5_BYTE0 FIELD32(0x000000ff)
116 #define CSR5_BYTE1 FIELD32(0x0000ff00)
117 #define CSR5_BYTE2 FIELD32(0x00ff0000)
118 #define CSR5_BYTE3 FIELD32(0xff000000)
124 #define CSR6_BYTE4 FIELD32(0x000000ff)
125 #define CSR6_BYTE5 FIELD32(0x0000ff00)
153 #define CSR7_TBCN_EXPIRE FIELD32(0x00000001)
154 #define CSR7_TWAKE_EXPIRE FIELD32(0x00000002)
155 #define CSR7_TATIMW_EXPIRE FIELD32(0x00000004)
156 #define CSR7_TXDONE_TXRING FIELD32(0x00000008)
157 #define CSR7_TXDONE_ATIMRING FIELD32(0x00000010)
158 #define CSR7_TXDONE_PRIORING FIELD32(0x00000020)
159 #define CSR7_RXDONE FIELD32(0x00000040)
160 #define CSR7_DECRYPTION_DONE FIELD32(0x00000080)
161 #define CSR7_ENCRYPTION_DONE FIELD32(0x00000100)
162 #define CSR7_UART1_TX_TRESHOLD FIELD32(0x00000200)
163 #define CSR7_UART1_RX_TRESHOLD FIELD32(0x00000400)
164 #define CSR7_UART1_IDLE_TRESHOLD FIELD32(0x00000800)
165 #define CSR7_UART1_TX_BUFF_ERROR FIELD32(0x00001000)
166 #define CSR7_UART1_RX_BUFF_ERROR FIELD32(0x00002000)
167 #define CSR7_UART2_TX_TRESHOLD FIELD32(0x00004000)
168 #define CSR7_UART2_RX_TRESHOLD FIELD32(0x00008000)
169 #define CSR7_UART2_IDLE_TRESHOLD FIELD32(0x00010000)
170 #define CSR7_UART2_TX_BUFF_ERROR FIELD32(0x00020000)
171 #define CSR7_UART2_RX_BUFF_ERROR FIELD32(0x00040000)
172 #define CSR7_TIMER_CSR3_EXPIRE FIELD32(0x00080000)
199 #define CSR8_TBCN_EXPIRE FIELD32(0x00000001)
200 #define CSR8_TWAKE_EXPIRE FIELD32(0x00000002)
201 #define CSR8_TATIMW_EXPIRE FIELD32(0x00000004)
202 #define CSR8_TXDONE_TXRING FIELD32(0x00000008)
203 #define CSR8_TXDONE_ATIMRING FIELD32(0x00000010)
204 #define CSR8_TXDONE_PRIORING FIELD32(0x00000020)
205 #define CSR8_RXDONE FIELD32(0x00000040)
206 #define CSR8_DECRYPTION_DONE FIELD32(0x00000080)
207 #define CSR8_ENCRYPTION_DONE FIELD32(0x00000100)
208 #define CSR8_UART1_TX_TRESHOLD FIELD32(0x00000200)
209 #define CSR8_UART1_RX_TRESHOLD FIELD32(0x00000400)
210 #define CSR8_UART1_IDLE_TRESHOLD FIELD32(0x00000800)
211 #define CSR8_UART1_TX_BUFF_ERROR FIELD32(0x00001000)
212 #define CSR8_UART1_RX_BUFF_ERROR FIELD32(0x00002000)
213 #define CSR8_UART2_TX_TRESHOLD FIELD32(0x00004000)
214 #define CSR8_UART2_RX_TRESHOLD FIELD32(0x00008000)
215 #define CSR8_UART2_IDLE_TRESHOLD FIELD32(0x00010000)
216 #define CSR8_UART2_TX_BUFF_ERROR FIELD32(0x00020000)
217 #define CSR8_UART2_RX_BUFF_ERROR FIELD32(0x00040000)
218 #define CSR8_TIMER_CSR3_EXPIRE FIELD32(0x00080000)
225 #define CSR9_MAX_FRAME_UNIT FIELD32(0x00000f80)
234 #define SECCSR0_KICK_DECRYPT FIELD32(0x00000001)
235 #define SECCSR0_ONE_SHOT FIELD32(0x00000002)
236 #define SECCSR0_DESC_ADDRESS FIELD32(0xfffffffc)
248 #define CSR11_CWMIN FIELD32(0x0000000f)
249 #define CSR11_CWMAX FIELD32(0x000000f0)
250 #define CSR11_SLOT_TIME FIELD32(0x00001f00)
251 #define CSR11_CW_SELECT FIELD32(0x00002000)
252 #define CSR11_LONG_RETRY FIELD32(0x00ff0000)
253 #define CSR11_SHORT_RETRY FIELD32(0xff000000)
262 #define CSR12_BEACON_INTERVAL FIELD32(0x0000ffff)
263 #define CSR12_CFP_MAX_DURATION FIELD32(0xffff0000)
272 #define CSR13_ATIMW_DURATION FIELD32(0x0000ffff)
273 #define CSR13_CFP_PERIOD FIELD32(0x00ff0000)
287 #define CSR14_TSF_COUNT FIELD32(0x00000001)
288 #define CSR14_TSF_SYNC FIELD32(0x00000006)
289 #define CSR14_TBCN FIELD32(0x00000008)
290 #define CSR14_TCFP FIELD32(0x00000010)
291 #define CSR14_TATIMW FIELD32(0x00000020)
292 #define CSR14_BEACON_GEN FIELD32(0x00000040)
293 #define CSR14_CFP_COUNT_PRELOAD FIELD32(0x0000ff00)
294 #define CSR14_TBCM_PRELOAD FIELD32(0xffff0000)
303 #define CSR15_CFP FIELD32(0x00000001)
304 #define CSR15_ATIMW FIELD32(0x00000002)
305 #define CSR15_BEACON_SENT FIELD32(0x00000004)
311 #define CSR16_LOW_TSFTIMER FIELD32(0xffffffff)
317 #define CSR17_HIGH_TSFTIMER FIELD32(0xffffffff)
325 #define CSR18_SIFS FIELD32(0x000001ff)
326 #define CSR18_PIFS FIELD32(0x001f0000)
334 #define CSR19_DIFS FIELD32(0x0000ffff)
335 #define CSR19_EIFS FIELD32(0xffff0000)
344 #define CSR20_DELAY_AFTER_TBCN FIELD32(0x0000ffff)
345 #define CSR20_TBCN_BEFORE_WAKEUP FIELD32(0x00ff0000)
346 #define CSR20_AUTOWAKE FIELD32(0x01000000)
354 #define CSR21_RELOAD FIELD32(0x00000001)
355 #define CSR21_EEPROM_DATA_CLOCK FIELD32(0x00000002)
356 #define CSR21_EEPROM_CHIP_SELECT FIELD32(0x00000004)
357 #define CSR21_EEPROM_DATA_IN FIELD32(0x00000008)
358 #define CSR21_EEPROM_DATA_OUT FIELD32(0x00000010)
359 #define CSR21_TYPE_93C46 FIELD32(0x00000020)
367 #define CSR22_CFP_DURATION_REMAIN FIELD32(0x0000ffff)
368 #define CSR22_RELOAD_CFP_DURATION FIELD32(0x00010000)
383 #define TXCSR0_KICK_TX FIELD32(0x00000001)
384 #define TXCSR0_KICK_ATIM FIELD32(0x00000002)
385 #define TXCSR0_KICK_PRIO FIELD32(0x00000004)
386 #define TXCSR0_ABORT FIELD32(0x00000008)
396 #define TXCSR1_ACK_TIMEOUT FIELD32(0x000001ff)
397 #define TXCSR1_ACK_CONSUME_TIME FIELD32(0x0003fe00)
398 #define TXCSR1_TSF_OFFSET FIELD32(0x00fc0000)
399 #define TXCSR1_AUTORESPONDER FIELD32(0x01000000)
409 #define TXCSR2_TXD_SIZE FIELD32(0x000000ff)
410 #define TXCSR2_NUM_TXD FIELD32(0x0000ff00)
411 #define TXCSR2_NUM_ATIM FIELD32(0x00ff0000)
412 #define TXCSR2_NUM_PRIO FIELD32(0xff000000)
418 #define TXCSR3_TX_RING_REGISTER FIELD32(0xffffffff)
424 #define TXCSR4_ATIM_RING_REGISTER FIELD32(0xffffffff)
430 #define TXCSR5_PRIO_RING_REGISTER FIELD32(0xffffffff)
436 #define TXCSR6_BEACON_RING_REGISTER FIELD32(0xffffffff)
443 #define TXCSR7_AR_POWERMANAGEMENT FIELD32(0x00000001)
449 #define TXCSR8_BBP_ID0 FIELD32(0x0000007f)
450 #define TXCSR8_BBP_ID0_VALID FIELD32(0x00000080)
451 #define TXCSR8_BBP_ID1 FIELD32(0x00007f00)
452 #define TXCSR8_BBP_ID1_VALID FIELD32(0x00008000)
453 #define TXCSR8_BBP_ID2 FIELD32(0x007f0000)
454 #define TXCSR8_BBP_ID2_VALID FIELD32(0x00800000)
455 #define TXCSR8_BBP_ID3 FIELD32(0x7f000000)
456 #define TXCSR8_BBP_ID3_VALID FIELD32(0x80000000)
466 #define TXCSR9_OFDM_RATE FIELD32(0x000000ff)
467 #define TXCSR9_OFDM_SERVICE FIELD32(0x0000ff00)
468 #define TXCSR9_OFDM_LENGTH_LOW FIELD32(0x00ff0000)
469 #define TXCSR9_OFDM_LENGTH_HIGH FIELD32(0xff000000)
493 #define RXCSR0_DISABLE_RX FIELD32(0x00000001)
494 #define RXCSR0_DROP_CRC FIELD32(0x00000002)
495 #define RXCSR0_DROP_PHYSICAL FIELD32(0x00000004)
496 #define RXCSR0_DROP_CONTROL FIELD32(0x00000008)
497 #define RXCSR0_DROP_NOT_TO_ME FIELD32(0x00000010)
498 #define RXCSR0_DROP_TODS FIELD32(0x00000020)
499 #define RXCSR0_DROP_VERSION_ERROR FIELD32(0x00000040)
500 #define RXCSR0_PASS_CRC FIELD32(0x00000080)
501 #define RXCSR0_PASS_PLCP FIELD32(0x00000100)
502 #define RXCSR0_DROP_MCAST FIELD32(0x00000200)
503 #define RXCSR0_DROP_BCAST FIELD32(0x00000400)
504 #define RXCSR0_ENABLE_QOS FIELD32(0x00000800)
512 #define RXCSR1_RXD_SIZE FIELD32(0x000000ff)
513 #define RXCSR1_NUM_RXD FIELD32(0x0000ff00)
519 #define RXCSR2_RX_RING_REGISTER FIELD32(0xffffffff)
527 #define RXCSR3_BBP_ID0 FIELD32(0x0000007f)
528 #define RXCSR3_BBP_ID0_VALID FIELD32(0x00000080)
529 #define RXCSR3_BBP_ID1 FIELD32(0x00007f00)
530 #define RXCSR3_BBP_ID1_VALID FIELD32(0x00008000)
531 #define RXCSR3_BBP_ID2 FIELD32(0x007f0000)
532 #define RXCSR3_BBP_ID2_VALID FIELD32(0x00800000)
533 #define RXCSR3_BBP_ID3 FIELD32(0x7f000000)
534 #define RXCSR3_BBP_ID3_VALID FIELD32(0x80000000)
542 #define ARCSR1_AR_BBP_DATA2 FIELD32(0x000000ff)
543 #define ARCSR1_AR_BBP_ID2 FIELD32(0x0000ff00)
544 #define ARCSR1_AR_BBP_DATA3 FIELD32(0x00ff0000)
545 #define ARCSR1_AR_BBP_ID3 FIELD32(0xff000000)
566 #define PCICSR_BIG_ENDIAN FIELD32(0x00000001)
567 #define PCICSR_RX_TRESHOLD FIELD32(0x00000006)
568 #define PCICSR_TX_TRESHOLD FIELD32(0x00000018)
569 #define PCICSR_BURST_LENTH FIELD32(0x00000060)
570 #define PCICSR_ENABLE_CLK FIELD32(0x00000080)
571 #define PCICSR_READ_MULTIPLE FIELD32(0x00000100)
572 #define PCICSR_WRITE_INVALID FIELD32(0x00000200)
579 #define CNT0_FCS_ERROR FIELD32(0x0000ffff)
595 #define CNT3_FALSE_CCA FIELD32(0x0000ffff)
633 #define PWRCSR1_SET_STATE FIELD32(0x00000001)
634 #define PWRCSR1_BBP_DESIRE_STATE FIELD32(0x00000006)
635 #define PWRCSR1_RF_DESIRE_STATE FIELD32(0x00000018)
636 #define PWRCSR1_BBP_CURR_STATE FIELD32(0x00000060)
637 #define PWRCSR1_RF_CURR_STATE FIELD32(0x00000180)
638 #define PWRCSR1_PUT_TO_SLEEP FIELD32(0x00000200)
647 #define TIMECSR_US_COUNT FIELD32(0x000000ff)
648 #define TIMECSR_US_64_COUNT FIELD32(0x0000ff00)
649 #define TIMECSR_BEACON_EXPECT FIELD32(0x00070000)
667 #define MACCSR1_KICK_RX FIELD32(0x00000001)
668 #define MACCSR1_ONESHOT_RXMODE FIELD32(0x00000002)
669 #define MACCSR1_BBPRX_RESET_MODE FIELD32(0x00000004)
670 #define MACCSR1_AUTO_TXBBP FIELD32(0x00000008)
671 #define MACCSR1_AUTO_RXBBP FIELD32(0x00000010)
672 #define MACCSR1_LOOPBACK FIELD32(0x00000060)
673 #define MACCSR1_INTERSIL_IF FIELD32(0x00000080)
681 #define RALINKCSR_AR_BBP_DATA0 FIELD32(0x000000ff)
682 #define RALINKCSR_AR_BBP_ID0 FIELD32(0x00007f00)
683 #define RALINKCSR_AR_BBP_VALID0 FIELD32(0x00008000)
684 #define RALINKCSR_AR_BBP_DATA1 FIELD32(0x00ff0000)
685 #define RALINKCSR_AR_BBP_ID1 FIELD32(0x7f000000)
686 #define RALINKCSR_AR_BBP_VALID1 FIELD32(0x80000000)
697 #define BCNCSR_CHANGE FIELD32(0x00000001)
698 #define BCNCSR_DELTATIME FIELD32(0x0000001e)
699 #define BCNCSR_NUM_BEACON FIELD32(0x00001fe0)
700 #define BCNCSR_MODE FIELD32(0x00006000)
701 #define BCNCSR_PLUS FIELD32(0x00008000)
715 #define BBPCSR_VALUE FIELD32(0x000000ff)
716 #define BBPCSR_REGNUM FIELD32(0x00007f00)
717 #define BBPCSR_BUSY FIELD32(0x00008000)
718 #define BBPCSR_WRITE_CONTROL FIELD32(0x00010000)
729 #define RFCSR_VALUE FIELD32(0x00ffffff)
730 #define RFCSR_NUMBER_OF_BITS FIELD32(0x1f000000)
731 #define RFCSR_IF_SELECT FIELD32(0x20000000)
732 #define RFCSR_PLL_LD FIELD32(0x40000000)
733 #define RFCSR_BUSY FIELD32(0x80000000)
746 #define LEDCSR_ON_PERIOD FIELD32(0x000000ff)
747 #define LEDCSR_OFF_PERIOD FIELD32(0x0000ff00)
748 #define LEDCSR_LINK FIELD32(0x00010000)
749 #define LEDCSR_ACTIVITY FIELD32(0x00020000)
750 #define LEDCSR_LINK_POLARITY FIELD32(0x00040000)
751 #define LEDCSR_ACTIVITY_POLARITY FIELD32(0x00080000)
752 #define LEDCSR_LED_DEFAULT FIELD32(0x00100000)
794 #define GPIOCSR_VAL0 FIELD32(0x00000001)
795 #define GPIOCSR_VAL1 FIELD32(0x00000002)
796 #define GPIOCSR_VAL2 FIELD32(0x00000004)
797 #define GPIOCSR_VAL3 FIELD32(0x00000008)
798 #define GPIOCSR_VAL4 FIELD32(0x00000010)
799 #define GPIOCSR_VAL5 FIELD32(0x00000020)
800 #define GPIOCSR_VAL6 FIELD32(0x00000040)
801 #define GPIOCSR_VAL7 FIELD32(0x00000080)
802 #define GPIOCSR_DIR0 FIELD32(0x00000100)
803 #define GPIOCSR_DIR1 FIELD32(0x00000200)
804 #define GPIOCSR_DIR2 FIELD32(0x00000400)
805 #define GPIOCSR_DIR3 FIELD32(0x00000800)
806 #define GPIOCSR_DIR4 FIELD32(0x00001000)
807 #define GPIOCSR_DIR5 FIELD32(0x00002000)
808 #define GPIOCSR_DIR6 FIELD32(0x00004000)
809 #define GPIOCSR_DIR7 FIELD32(0x00008000)
825 #define BCNCSR1_PRELOAD FIELD32(0x0000ffff)
826 #define BCNCSR1_BEACON_CWMIN FIELD32(0x000f0000)
833 #define MACCSR2_DELAY FIELD32(0x000000ff)
844 #define ARCSR2_SIGNAL FIELD32(0x000000ff)
845 #define ARCSR2_SERVICE FIELD32(0x0000ff00)
846 #define ARCSR2_LENGTH FIELD32(0xffff0000)
852 #define ARCSR3_SIGNAL FIELD32(0x000000ff)
853 #define ARCSR3_SERVICE FIELD32(0x0000ff00)
854 #define ARCSR3_LENGTH FIELD32(0xffff0000)
860 #define ARCSR4_SIGNAL FIELD32(0x000000ff)
861 #define ARCSR4_SERVICE FIELD32(0x0000ff00)
862 #define ARCSR4_LENGTH FIELD32(0xffff0000)
868 #define ARCSR5_SIGNAL FIELD32(0x000000ff)
869 #define ARCSR5_SERVICE FIELD32(0x0000ff00)
870 #define ARCSR5_LENGTH FIELD32(0xffff0000)
876 #define ARTCSR0_ACK_CTS_11MBS FIELD32(0x000000ff)
877 #define ARTCSR0_ACK_CTS_5_5MBS FIELD32(0x0000ff00)
878 #define ARTCSR0_ACK_CTS_2MBS FIELD32(0x00ff0000)
879 #define ARTCSR0_ACK_CTS_1MBS FIELD32(0xff000000)
886 #define ARTCSR1_ACK_CTS_6MBS FIELD32(0x000000ff)
887 #define ARTCSR1_ACK_CTS_9MBS FIELD32(0x0000ff00)
888 #define ARTCSR1_ACK_CTS_12MBS FIELD32(0x00ff0000)
889 #define ARTCSR1_ACK_CTS_18MBS FIELD32(0xff000000)
895 #define ARTCSR2_ACK_CTS_24MBS FIELD32(0x000000ff)
896 #define ARTCSR2_ACK_CTS_36MBS FIELD32(0x0000ff00)
897 #define ARTCSR2_ACK_CTS_48MBS FIELD32(0x00ff0000)
898 #define ARTCSR2_ACK_CTS_54MBS FIELD32(0xff000000)
907 #define SECCSR1_KICK_ENCRYPT FIELD32(0x00000001)
908 #define SECCSR1_ONE_SHOT FIELD32(0x00000002)
909 #define SECCSR1_DESC_ADDRESS FIELD32(0xfffffffc)
915 #define BBPCSR1_CCK FIELD32(0x00000003)
916 #define BBPCSR1_CCK_FLIP FIELD32(0x00000004)
917 #define BBPCSR1_OFDM FIELD32(0x00030000)
918 #define BBPCSR1_OFDM_FLIP FIELD32(0x00040000)
1003 #define RF1_TUNER FIELD32(0x00020000)
1008 #define RF3_TUNER FIELD32(0x00000100)
1009 #define RF3_TXPOWER FIELD32(0x00003e00)
1101 #define TXD_W0_OWNER_NIC FIELD32(0x00000001)
1102 #define TXD_W0_VALID FIELD32(0x00000002)
1103 #define TXD_W0_RESULT FIELD32(0x0000001c)
1104 #define TXD_W0_RETRY_COUNT FIELD32(0x000000e0)
1105 #define TXD_W0_MORE_FRAG FIELD32(0x00000100)
1106 #define TXD_W0_ACK FIELD32(0x00000200)
1107 #define TXD_W0_TIMESTAMP FIELD32(0x00000400)
1108 #define TXD_W0_OFDM FIELD32(0x00000800)
1109 #define TXD_W0_CIPHER_OWNER FIELD32(0x00001000)
1110 #define TXD_W0_IFS FIELD32(0x00006000)
1111 #define TXD_W0_RETRY_MODE FIELD32(0x00008000)
1112 #define TXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
1113 #define TXD_W0_CIPHER_ALG FIELD32(0xe0000000)
1118 #define TXD_W1_BUFFER_ADDRESS FIELD32(0xffffffff)
1123 #define TXD_W2_IV_OFFSET FIELD32(0x0000003f)
1124 #define TXD_W2_AIFS FIELD32(0x000000c0)
1125 #define TXD_W2_CWMIN FIELD32(0x00000f00)
1126 #define TXD_W2_CWMAX FIELD32(0x0000f000)
1131 #define TXD_W3_PLCP_SIGNAL FIELD32(0x000000ff)
1132 #define TXD_W3_PLCP_SERVICE FIELD32(0x0000ff00)
1133 #define TXD_W3_PLCP_LENGTH_LOW FIELD32(0x00ff0000)
1134 #define TXD_W3_PLCP_LENGTH_HIGH FIELD32(0xff000000)
1139 #define TXD_W4_IV FIELD32(0xffffffff)
1144 #define TXD_W5_EIV FIELD32(0xffffffff)
1149 #define TXD_W6_KEY FIELD32(0xffffffff)
1150 #define TXD_W7_KEY FIELD32(0xffffffff)
1151 #define TXD_W8_KEY FIELD32(0xffffffff)
1152 #define TXD_W9_KEY FIELD32(0xffffffff)
1157 #define TXD_W10_RTS FIELD32(0x00000001)
1158 #define TXD_W10_TX_RATE FIELD32(0x000000fe)
1167 #define RXD_W0_OWNER_NIC FIELD32(0x00000001)
1168 #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000002)
1169 #define RXD_W0_MULTICAST FIELD32(0x00000004)
1170 #define RXD_W0_BROADCAST FIELD32(0x00000008)
1171 #define RXD_W0_MY_BSS FIELD32(0x00000010)
1172 #define RXD_W0_CRC_ERROR FIELD32(0x00000020)
1173 #define RXD_W0_OFDM FIELD32(0x00000040)
1174 #define RXD_W0_PHYSICAL_ERROR FIELD32(0x00000080)
1175 #define RXD_W0_CIPHER_OWNER FIELD32(0x00000100)
1176 #define RXD_W0_ICV_ERROR FIELD32(0x00000200)
1177 #define RXD_W0_IV_OFFSET FIELD32(0x0000fc00)
1178 #define RXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
1179 #define RXD_W0_CIPHER_ALG FIELD32(0xe0000000)
1184 #define RXD_W1_BUFFER_ADDRESS FIELD32(0xffffffff)
1189 #define RXD_W2_SIGNAL FIELD32(0x000000ff)
1190 #define RXD_W2_RSSI FIELD32(0x0000ff00)
1191 #define RXD_W2_TA FIELD32(0xffff0000)
1196 #define RXD_W3_TA FIELD32(0xffffffff)
1201 #define RXD_W4_IV FIELD32(0xffffffff)
1206 #define RXD_W5_EIV FIELD32(0xffffffff)
1211 #define RXD_W6_KEY FIELD32(0xffffffff)
1212 #define RXD_W7_KEY FIELD32(0xffffffff)
1213 #define RXD_W8_KEY FIELD32(0xffffffff)
1214 #define RXD_W9_KEY FIELD32(0xffffffff)
1219 #define RXD_W10_DROP FIELD32(0x00000001)