Lines Matching refs:RTL_R32
107 #define RTL_R32(reg) readl (ioaddr + (reg)) macro
968 return RTL_R32(GPHY_OCP) & OCPAR_FLAG; in DECLARE_RTL_COND()
993 (RTL_R32(GPHY_OCP) & 0xffff) : ~0; in r8168_phy_ocp_read()
1015 return RTL_R32(OCPDR); in r8168_mac_ocp_read()
1060 return RTL_R32(PHYAR) & 0x80000000; in DECLARE_RTL_COND()
1085 RTL_R32(PHYAR) & 0xffff : ~0; in r8169_mdio_read()
1100 return RTL_R32(OCPAR) & OCPAR_FLAG; in DECLARE_RTL_COND()
1131 RTL_R32(OCPDR) & OCPDR_DATA_MASK : ~0; in r8168dp_1_mdio_read()
1138 RTL_W32(0xd0, RTL_R32(0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT); in r8168dp_2_mdio_start()
1143 RTL_W32(0xd0, RTL_R32(0xd0) | R8168DP_1_MDIO_ACCESS_BIT); in r8168dp_2_mdio_stop()
1213 return RTL_R32(EPHYAR) & EPHYAR_FLAG; in DECLARE_RTL_COND()
1235 RTL_R32(EPHYAR) & EPHYAR_DATA_MASK : ~0; in rtl_ephy_read()
1242 return RTL_R32(ERIAR) & ERIAR_FLAG; in DECLARE_RTL_COND()
1264 RTL_R32(ERIDR) : ~0; in rtl_eri_read()
1282 RTL_R32(OCPDR) : ~0; in r8168dp_ocp_read()
1502 return RTL_R32(EFUSEAR) & EFUSEAR_FLAG; in DECLARE_RTL_COND()
1512 RTL_R32(EFUSEAR) & EFUSEAR_DATA_MASK : ~0; in rtl8168d_efuse_read()
1567 return RTL_R32(TBICSR) & TBIReset; in rtl8169_tbi_reset_pending()
1577 return RTL_R32(TBICSR) & TBILinkOk; in rtl8169_tbi_link_ok()
1589 RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset); in rtl8169_tbi_reset_enable()
1885 reg = RTL_R32(TBICSR); in rtl8169_set_speed_tbi()
2034 rx_config = RTL_R32(RxConfig); in __rtl8169_set_features()
2099 status = RTL_R32(TBICSR); in rtl8169_gset_tbi()
2186 return RTL_R32(CounterAddrLow) & CounterDump; in DECLARE_RTL_COND()
2384 reg = RTL_R32(TxConfig); in rtl8169_get_mac_version()
4376 RTL_R32(MAC4); in rtl_rar_set()
4379 RTL_R32(MAC0); in rtl_rar_set()
4531 RTL_W32(RxConfig, RTL_R32(RxConfig) | in rtl_wol_suspend_quirk()
5120 RTL_W32(RxConfig, RTL_R32(RxConfig) & ~RX_CONFIG_ACCEPT_MASK); in rtl_rx_close()
5134 return RTL_R32(TxConfig) & TXCFG_EMPTY; in DECLARE_RTL_COND()
5284 tmp = (RTL_R32(RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode; in rtl_set_rx_mode()
5407 return RTL_R32(CSIAR) & CSIAR_FLAG; in DECLARE_RTL_COND()
5429 RTL_R32(CSIDR) : ~0; in r8169_csi_read()
5452 RTL_R32(CSIDR) : ~0; in r8402_csi_read()
5475 RTL_R32(CSIDR) : ~0; in r8411_csi_read()
5806 RTL_W32(MISC, RTL_R32(MISC) | TXPLA_RST); in rtl_hw_start_8168e_1()
5807 RTL_W32(MISC, RTL_R32(MISC) & ~TXPLA_RST); in rtl_hw_start_8168e_1()
5841 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO); in rtl_hw_start_8168e_2()
5848 RTL_W32(MISC, RTL_R32(MISC) | PWM_EN); in rtl_hw_start_8168e_2()
5876 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO); in rtl_hw_start_8168f()
5879 RTL_W32(MISC, RTL_R32(MISC) | PWM_EN); in rtl_hw_start_8168f()
5925 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO); in rtl_hw_start_8168g()
5940 RTL_W32(MISC, RTL_R32(MISC) & ~RXDV_GATED_EN); in rtl_hw_start_8168g()
6030 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO); in rtl_hw_start_8168h_1()
6050 RTL_W32(MISC, RTL_R32(MISC) & ~RXDV_GATED_EN); in rtl_hw_start_8168h_1()
6115 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO); in rtl_hw_start_8168ep()
6133 RTL_W32(MISC, RTL_R32(MISC) & ~RXDV_GATED_EN); in rtl_hw_start_8168ep()
6444 RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800); in rtl_hw_start_8105e_1()
6447 RTL_W32(FuncEvent, RTL_R32(FuncEvent) & ~0x010000); in rtl_hw_start_8105e_1()
6474 RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800); in rtl_hw_start_8402()
6476 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO); in rtl_hw_start_8402()
6499 RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800); in rtl_hw_start_8106()
6501 RTL_W32(MISC, (RTL_R32(MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN); in rtl_hw_start_8106()
7506 dev->stats.rx_missed_errors += (RTL_R32(RxMissed) & 0xffffff); in rtl8169_rx_missed()
7998 RTL_W32(MISC, RTL_R32(MISC) | RXDV_GATED_EN); in rtl_hw_init_8168g()
8322 (u32)(RTL_R32(TxConfig) & 0x9cf0f8ff), pdev->irq); in rtl_init_one()