Lines Matching refs:inbox
168 u32 *inbox; in mlx4_MOD_STAT_CFG() local
179 inbox = mailbox->buf; in mlx4_MOD_STAT_CFG()
181 MLX4_PUT(inbox, cfg->log_pg_sz, MOD_STAT_CFG_PG_SZ_OFFSET); in mlx4_MOD_STAT_CFG()
182 MLX4_PUT(inbox, cfg->log_pg_sz_m, MOD_STAT_CFG_PG_SZ_M_OFFSET); in mlx4_MOD_STAT_CFG()
248 struct mlx4_cmd_mailbox *inbox, in mlx4_QUERY_FUNC_CAP_wrapper() argument
1120 struct mlx4_cmd_mailbox *inbox, in mlx4_QUERY_DEV_CAP_wrapper() argument
1238 struct mlx4_cmd_mailbox *inbox, in mlx4_QUERY_PORT_wrapper() argument
1566 struct mlx4_cmd_mailbox *inbox, in mlx4_QUERY_FW_wrapper() argument
1657 __be32 *inbox; in mlx4_INIT_HCA() local
1718 inbox = mailbox->buf; in mlx4_INIT_HCA()
1726 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1); in mlx4_INIT_HCA()
1728 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1); in mlx4_INIT_HCA()
1733 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1); in mlx4_INIT_HCA()
1737 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 3); in mlx4_INIT_HCA()
1741 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 2); in mlx4_INIT_HCA()
1745 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 4); in mlx4_INIT_HCA()
1749 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 13); in mlx4_INIT_HCA()
1753 *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 29); in mlx4_INIT_HCA()
1762 *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 30); in mlx4_INIT_HCA()
1775 MLX4_PUT(inbox, (u8)((ilog2(dev->caps.eqe_size) - 5) << 4 | in mlx4_INIT_HCA()
1784 *(inbox + INIT_HCA_RECOVERABLE_ERROR_EVENT_OFFSET / 4) |= cpu_to_be32(1 << 31); in mlx4_INIT_HCA()
1788 MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET); in mlx4_INIT_HCA()
1789 MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET); in mlx4_INIT_HCA()
1790 MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET); in mlx4_INIT_HCA()
1791 MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET); in mlx4_INIT_HCA()
1792 MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET); in mlx4_INIT_HCA()
1793 MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET); in mlx4_INIT_HCA()
1794 MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET); in mlx4_INIT_HCA()
1795 MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET); in mlx4_INIT_HCA()
1796 MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET); in mlx4_INIT_HCA()
1797 MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET); in mlx4_INIT_HCA()
1798 MLX4_PUT(inbox, param->num_sys_eqs, INIT_HCA_NUM_SYS_EQS_OFFSET); in mlx4_INIT_HCA()
1799 MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET); in mlx4_INIT_HCA()
1800 MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET); in mlx4_INIT_HCA()
1805 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= in mlx4_INIT_HCA()
1809 MLX4_PUT(inbox, param->mc_base, INIT_HCA_FS_BASE_OFFSET); in mlx4_INIT_HCA()
1810 MLX4_PUT(inbox, param->log_mc_entry_sz, in mlx4_INIT_HCA()
1812 MLX4_PUT(inbox, param->log_mc_table_sz, in mlx4_INIT_HCA()
1819 MLX4_PUT(inbox, in mlx4_INIT_HCA()
1822 MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR, in mlx4_INIT_HCA()
1827 MLX4_PUT(inbox, (u8) (MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN), in mlx4_INIT_HCA()
1829 MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR, in mlx4_INIT_HCA()
1834 MLX4_PUT(inbox, in mlx4_INIT_HCA()
1839 MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET); in mlx4_INIT_HCA()
1840 MLX4_PUT(inbox, param->log_mc_entry_sz, in mlx4_INIT_HCA()
1842 MLX4_PUT(inbox, param->log_mc_hash_sz, in mlx4_INIT_HCA()
1844 MLX4_PUT(inbox, param->log_mc_table_sz, in mlx4_INIT_HCA()
1847 MLX4_PUT(inbox, (u8) (1 << 3), in mlx4_INIT_HCA()
1853 MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET); in mlx4_INIT_HCA()
1854 MLX4_PUT(inbox, param->mw_enabled, INIT_HCA_TPT_MW_OFFSET); in mlx4_INIT_HCA()
1855 MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET); in mlx4_INIT_HCA()
1856 MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET); in mlx4_INIT_HCA()
1857 MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET); in mlx4_INIT_HCA()
1861 MLX4_PUT(inbox, param->uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET); in mlx4_INIT_HCA()
1862 MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET); in mlx4_INIT_HCA()
1867 MLX4_PUT(inbox, parser_params, INIT_HCA_VXLAN_OFFSET); in mlx4_INIT_HCA()
2046 struct mlx4_cmd_mailbox *inbox, in mlx4_INIT_PORT_wrapper() argument
2090 u32 *inbox; in mlx4_INIT_PORT() local
2113 inbox = mailbox->buf; in mlx4_INIT_PORT()
2118 MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET); in mlx4_INIT_PORT()
2121 MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET); in mlx4_INIT_PORT()
2123 MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET); in mlx4_INIT_PORT()
2125 MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET); in mlx4_INIT_PORT()
2144 struct mlx4_cmd_mailbox *inbox, in mlx4_CLOSE_PORT_wrapper() argument
2660 struct mlx4_cmd_mailbox *inbox, *outbox; in mlx4_ACCESS_REG() local
2664 inbox = mlx4_alloc_cmd_mailbox(dev); in mlx4_ACCESS_REG()
2665 if (IS_ERR(inbox)) in mlx4_ACCESS_REG()
2666 return PTR_ERR(inbox); in mlx4_ACCESS_REG()
2670 mlx4_free_cmd_mailbox(dev, inbox); in mlx4_ACCESS_REG()
2674 inbuf = inbox->buf; in mlx4_ACCESS_REG()
2688 err = mlx4_cmd_box(dev, inbox->dma, outbox->dma, 0, 0, in mlx4_ACCESS_REG()
2704 mlx4_free_cmd_mailbox(dev, inbox); in mlx4_ACCESS_REG()
2736 struct mlx4_cmd_mailbox *inbox, in mlx4_ACCESS_REG_wrapper() argument
2740 struct mlx4_access_reg *inbuf = inbox->buf; in mlx4_ACCESS_REG_wrapper()
2757 return mlx4_cmd_box(dev, inbox->dma, outbox->dma, vhcr->in_modifier, in mlx4_ACCESS_REG_wrapper()