Lines Matching refs:bw32

171 static inline void bw32(const struct b44 *bp,  in bw32()  function
205 bw32(bp, B44_CAM_CTRL, (CAM_CTRL_READ | in __b44_cam_read()
231 bw32(bp, B44_CAM_DATA_LO, val); in __b44_cam_write()
235 bw32(bp, B44_CAM_DATA_HI, val); in __b44_cam_write()
236 bw32(bp, B44_CAM_CTRL, (CAM_CTRL_WRITE | in __b44_cam_write()
243 bw32(bp, B44_IMASK, 0); in __b44_disable_ints()
256 bw32(bp, B44_IMASK, bp->imask); in b44_enable_ints()
263 bw32(bp, B44_EMAC_ISTAT, EMAC_INT_MII); in __b44_readphy()
264 bw32(bp, B44_MDIO_DATA, (MDIO_DATA_SB_START | in __b44_readphy()
277 bw32(bp, B44_EMAC_ISTAT, EMAC_INT_MII); in __b44_writephy()
278 bw32(bp, B44_MDIO_DATA, (MDIO_DATA_SB_START | in __b44_writephy()
372 bw32(bp, B44_RXCONFIG, val); in __b44_set_flow_ctrl()
380 bw32(bp, B44_MAC_FLOW, val); in __b44_set_flow_ctrl()
551 bw32(bp, B44_TX_CTRL, val); in b44_check_phy()
579 bw32(bp, B44_TX_CTRL, val); in b44_check_phy()
650 bw32(bp, B44_GPTIMER, 0); in b44_tx()
861 bw32(bp, B44_DMARX_PTR, cons * sizeof(struct dma_desc)); in b44_rx()
947 bw32(bp, B44_ISTAT, istat); in b44_interrupt()
1042 bw32(bp, B44_DMATX_PTR, entry * sizeof(struct dma_desc)); in b44_start_xmit()
1044 bw32(bp, B44_DMATX_PTR, entry * sizeof(struct dma_desc)); in b44_start_xmit()
1276 bw32(bp, B44_MIB_CTRL, MIB_CTRL_CLR_ON_READ); in b44_clear_stats()
1295 bw32(bp, B44_RCV_LAZY, 0); in b44_chip_reset()
1296 bw32(bp, B44_ENET_CTRL, ENET_CTRL_DISABLE); in b44_chip_reset()
1298 bw32(bp, B44_DMATX_CTRL, 0); in b44_chip_reset()
1304 bw32(bp, B44_DMARX_CTRL, 0); in b44_chip_reset()
1319 bw32(bp, B44_MDIO_CTRL, (MDIO_CTRL_PREAMBLE | in b44_chip_reset()
1325 bw32(bp, B44_MDIO_CTRL, (MDIO_CTRL_PREAMBLE | in b44_chip_reset()
1337 bw32(bp, B44_ENET_CTRL, ENET_CTRL_EPSEL); in b44_chip_reset()
1344 bw32(bp, B44_DEVCTRL, (val & ~DEVCTRL_EPR)); in b44_chip_reset()
1360 bw32(bp, B44_MAC_CTRL, MAC_CTRL_PHY_PDOWN); in b44_halt()
1372 bw32(bp, B44_CAM_CTRL, 0); in __b44_set_mac_addr()
1378 bw32(bp, B44_CAM_CTRL, val | CAM_CTRL_ENABLE); in __b44_set_mac_addr()
1422 bw32(bp, B44_MAC_CTRL, MAC_CTRL_CRC32_ENAB | MAC_CTRL_PHY_LEDCTRL); in b44_init_hw()
1423 bw32(bp, B44_RCV_LAZY, (1 << RCV_LAZY_FC_SHIFT)); in b44_init_hw()
1429 bw32(bp, B44_RXMAXLEN, bp->dev->mtu + ETH_HLEN + 8 + RX_HEADER_LEN); in b44_init_hw()
1430 bw32(bp, B44_TXMAXLEN, bp->dev->mtu + ETH_HLEN + 8 + RX_HEADER_LEN); in b44_init_hw()
1432 bw32(bp, B44_TX_WMARK, 56); /* XXX magic */ in b44_init_hw()
1434 bw32(bp, B44_DMARX_CTRL, (DMARX_CTRL_ENABLE | in b44_init_hw()
1437 bw32(bp, B44_DMATX_CTRL, DMATX_CTRL_ENABLE); in b44_init_hw()
1438 bw32(bp, B44_DMATX_ADDR, bp->tx_ring_dma + bp->dma_offset); in b44_init_hw()
1439 bw32(bp, B44_DMARX_CTRL, (DMARX_CTRL_ENABLE | in b44_init_hw()
1441 bw32(bp, B44_DMARX_ADDR, bp->rx_ring_dma + bp->dma_offset); in b44_init_hw()
1443 bw32(bp, B44_DMARX_PTR, bp->rx_pending); in b44_init_hw()
1446 bw32(bp, B44_MIB_CTRL, MIB_CTRL_CLR_ON_READ); in b44_init_hw()
1450 bw32(bp, B44_ENET_CTRL, (val | ENET_CTRL_ENABLE)); in b44_init_hw()
1515 bw32(bp, B44_FILT_ADDR, table_offset + i); in bwfilter_table()
1516 bw32(bp, B44_FILT_DATA, pattern[i / sizeof(u32)]); in bwfilter_table()
1595 bw32(bp, B44_WKUP_LEN, val); in b44_setup_pseudo_magicp()
1599 bw32(bp, B44_DEVCTRL, val | DEVCTRL_PFE); in b44_setup_pseudo_magicp()
1609 bw32(bp, SSB_TMSLOW, br32(bp, SSB_TMSLOW) | SSB_TMSLOW_PE); in b44_setup_wol_pci()
1622 bw32(bp, B44_RXCONFIG, RXCONFIG_ALLMULTI); in b44_setup_wol()
1626 bw32(bp, B44_WKUP_LEN, WKUP_LEN_DISABLE); in b44_setup_wol()
1632 bw32(bp, B44_ADDR_LO, val); in b44_setup_wol()
1636 bw32(bp, B44_ADDR_HI, val); in b44_setup_wol()
1639 bw32(bp, B44_DEVCTRL, val | DEVCTRL_MPM | DEVCTRL_PFE); in b44_setup_wol()
1751 bw32(bp, B44_RXCONFIG, val); in __b44_set_rx_mode()
1767 bw32(bp, B44_RXCONFIG, val); in __b44_set_rx_mode()
1769 bw32(bp, B44_CAM_CTRL, val | CAM_CTRL_ENABLE); in __b44_set_rx_mode()
2238 bw32(bp, B44_TX_CTRL, val); in b44_adjust_link()