Lines Matching refs:writedatareg
164 #define writedatareg(val) {outw(val,PORT+L_DATAREG);inw(PORT+L_DATAREG);}
166 #define writedatareg(val) { writereg(val,CSR0); }
171 #define writedatareg(val) { writereg(val,CSR0); } macro
728 writedatareg(CSR0_STOP); in ni65_stop_start()
766 writedatareg(CSR0_STRT | csr0); in ni65_stop_start()
775 writedatareg(CSR0_TDMD | CSR0_INEA | csr0); in ni65_stop_start()
788 writedatareg(CSR0_STRT | csr0); in ni65_stop_start()
863 writedatareg(CSR0_CLRALL | CSR0_INEA | CSR0_STRT); in ni65_lance_reinit()
891 writedatareg( (csr0 & CSR0_CLRALL) ); /* ack interrupts, disable int. */ in ni65_interrupt()
893 writedatareg( (csr0 & CSR0_CLRALL) | CSR0_INEA ); /* ack interrupts, interrupts enabled */ in ni65_interrupt()
975 writedatareg(CSR0_INEA); in ni65_interrupt()
1205 writedatareg(CSR0_TDMD | CSR0_INEA); /* enable xmit & interrupt */ in ni65_send_packet()