Lines Matching refs:iommu_write_reg
120 iommu_write_reg(obj, p[i], i * sizeof(u32)); in omap_iommu_restore_ctx()
131 iommu_write_reg(obj, MMU_IRQ_TWL_MASK, MMU_IRQENABLE); in __iommu_set_twl()
133 iommu_write_reg(obj, MMU_IRQ_TLB_MISS_MASK, MMU_IRQENABLE); in __iommu_set_twl()
141 iommu_write_reg(obj, l, MMU_CNTL); in __iommu_set_twl()
159 iommu_write_reg(obj, pa, MMU_TTB); in omap2_iommu_enable()
162 iommu_write_reg(obj, MMU_GP_REG_BUS_ERR_BACK_EN, MMU_GP_REG); in omap2_iommu_enable()
174 iommu_write_reg(obj, l, MMU_CNTL); in omap2_iommu_disable()
258 iommu_write_reg(obj, status, MMU_IRQSTATUS); in iommu_report_fault()
281 iommu_write_reg(obj, val, MMU_LOCK); in iotlb_lock_set()
292 iommu_write_reg(obj, cr->cam | MMU_CAM_V, MMU_CAM); in iotlb_load_cr()
293 iommu_write_reg(obj, cr->ram, MMU_RAM); in iotlb_load_cr()
295 iommu_write_reg(obj, 1, MMU_FLUSH_ENTRY); in iotlb_load_cr()
296 iommu_write_reg(obj, 1, MMU_LD_TLB); in iotlb_load_cr()
442 iommu_write_reg(obj, 1, MMU_FLUSH_ENTRY); in flush_iotlb_page()
466 iommu_write_reg(obj, 1, MMU_GFLUSH); in flush_iotlb_all()