Lines Matching refs:performance_level_count

2306 	if (state->performance_level_count == 0)  in si_populate_power_containment_values()
2309 if (smc_state->levelCount != state->performance_level_count) in si_populate_power_containment_values()
2320 for (i = 1; i < state->performance_level_count; i++) { in si_populate_power_containment_values()
2388 if (state->performance_level_count == 0) in si_populate_sq_ramping_values()
2391 if (smc_state->levelCount != state->performance_level_count) in si_populate_sq_ramping_values()
2412 for (i = 0; i < state->performance_level_count; i++) { in si_populate_sq_ramping_values()
2977 for (i = ps->performance_level_count - 2; i >= 0; i--) { in si_apply_state_adjust_rules()
2982 for (i = 0; i < ps->performance_level_count; i++) { in si_apply_state_adjust_rules()
3002 for (i = 0; i < ps->performance_level_count; i++) { in si_apply_state_adjust_rules()
3028 mclk = ps->performance_levels[ps->performance_level_count - 1].mclk; in si_apply_state_adjust_rules()
3029 vddci = ps->performance_levels[ps->performance_level_count - 1].vddci; in si_apply_state_adjust_rules()
3036 sclk = ps->performance_levels[ps->performance_level_count - 1].sclk; in si_apply_state_adjust_rules()
3037 vddc = ps->performance_levels[ps->performance_level_count - 1].vddc; in si_apply_state_adjust_rules()
3051 for (i = 1; i < ps->performance_level_count; i++) { in si_apply_state_adjust_rules()
3055 for (i = 0; i < ps->performance_level_count; i++) { in si_apply_state_adjust_rules()
3060 for (i = 1; i < ps->performance_level_count; i++) { in si_apply_state_adjust_rules()
3070 for (i = 1; i < ps->performance_level_count; i++) { in si_apply_state_adjust_rules()
3074 for (i = 0; i < ps->performance_level_count; i++) { in si_apply_state_adjust_rules()
3079 for (i = 1; i < ps->performance_level_count; i++) { in si_apply_state_adjust_rules()
3087 for (i = 0; i < ps->performance_level_count; i++) in si_apply_state_adjust_rules()
3091 for (i = 0; i < ps->performance_level_count; i++) { in si_apply_state_adjust_rules()
3106 for (i = 0; i < ps->performance_level_count; i++) { in si_apply_state_adjust_rules()
3114 for (i = 0; i < ps->performance_level_count; i++) { in si_apply_state_adjust_rules()
3344 u32 levels = ps->performance_level_count; in si_dpm_force_performance_level()
4266 for (i = 0; i < state->performance_level_count; i++) { in si_do_program_memory_timing_parameters()
4908 for (i = 0; i < ps->performance_level_count - 1; i++) in si_populate_smc_sp()
4911 smc_state->levels[ps->performance_level_count - 1].bSP = in si_populate_smc_sp()
5035 if (state->performance_level_count >= 9) in si_populate_smc_t()
5038 if (state->performance_level_count < 2) { in si_populate_smc_t()
5046 for (i = 0; i <= state->performance_level_count - 2; i++) { in si_populate_smc_t()
5064 high_bsp = (i == state->performance_level_count - 2) ? in si_populate_smc_t()
5139 if (state->performance_level_count > SISLANDS_MAX_HARDWARE_POWERLEVELS) in si_convert_power_state_to_smc()
5142 threshold = state->performance_levels[state->performance_level_count-1].sclk * 100 / 100; in si_convert_power_state_to_smc()
5156 for (i = 0; i < state->performance_level_count; i++) { in si_convert_power_state_to_smc()
5216 ((new_state->performance_level_count - 1) * in si_upload_sw_state()
5582 for (i = 0; i < state->performance_level_count; i++) { in si_convert_mc_reg_table_to_smc()
5644 sizeof(SMC_SIslands_MCRegisterSet) * new_state->performance_level_count, in si_upload_mc_reg_table()
5664 for (i = 0; i < state->performance_level_count; i++) { in si_get_maximum_link_speed()
6664 ps->performance_level_count = index + 1; in si_parse_pplib_clock_info()
6993 if (current_index >= ps->performance_level_count) { in si_dpm_debugfs_print_current_performance_level()
7013 if (current_index >= ps->performance_level_count) { in si_dpm_get_current_sclk()
7031 if (current_index >= ps->performance_level_count) { in si_dpm_get_current_mclk()