Lines Matching refs:rdev
42 static void rv770_gpu_init(struct radeon_device *rdev);
43 void rv770_fini(struct radeon_device *rdev);
44 static void rv770_pcie_gen2_enable(struct radeon_device *rdev);
45 int evergreen_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
47 int rv770_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk) in rv770_set_uvd_clocks() argument
53 if (rdev->family == CHIP_RV740) in rv770_set_uvd_clocks()
54 return evergreen_set_uvd_clocks(rdev, vclk, dclk); in rv770_set_uvd_clocks()
67 r = radeon_uvd_calc_upll_dividers(rdev, vclk, dclk, 50000, 160000, in rv770_set_uvd_clocks()
87 r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL); in rv770_set_uvd_clocks()
118 r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL); in rv770_set_uvd_clocks()
716 static void rv770_init_golden_registers(struct radeon_device *rdev) in rv770_init_golden_registers() argument
718 switch (rdev->family) { in rv770_init_golden_registers()
720 radeon_program_register_sequence(rdev, in rv770_init_golden_registers()
723 radeon_program_register_sequence(rdev, in rv770_init_golden_registers()
726 if (rdev->pdev->device == 0x994e) in rv770_init_golden_registers()
727 radeon_program_register_sequence(rdev, in rv770_init_golden_registers()
731 radeon_program_register_sequence(rdev, in rv770_init_golden_registers()
734 radeon_program_register_sequence(rdev, in rv770_init_golden_registers()
739 radeon_program_register_sequence(rdev, in rv770_init_golden_registers()
742 radeon_program_register_sequence(rdev, in rv770_init_golden_registers()
745 radeon_program_register_sequence(rdev, in rv770_init_golden_registers()
748 radeon_program_register_sequence(rdev, in rv770_init_golden_registers()
753 radeon_program_register_sequence(rdev, in rv770_init_golden_registers()
756 radeon_program_register_sequence(rdev, in rv770_init_golden_registers()
759 radeon_program_register_sequence(rdev, in rv770_init_golden_registers()
762 radeon_program_register_sequence(rdev, in rv770_init_golden_registers()
767 radeon_program_register_sequence(rdev, in rv770_init_golden_registers()
770 radeon_program_register_sequence(rdev, in rv770_init_golden_registers()
790 u32 rv770_get_xclk(struct radeon_device *rdev) in rv770_get_xclk() argument
792 u32 reference_clock = rdev->clock.spll.reference_freq; in rv770_get_xclk()
804 void rv770_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base) in rv770_page_flip() argument
806 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id]; in rv770_page_flip()
828 for (i = 0; i < rdev->usec_timeout; i++) { in rv770_page_flip()
840 bool rv770_page_flip_pending(struct radeon_device *rdev, int crtc_id) in rv770_page_flip_pending() argument
842 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id]; in rv770_page_flip_pending()
850 int rv770_get_temp(struct radeon_device *rdev) in rv770_get_temp() argument
869 void rv770_pm_misc(struct radeon_device *rdev) in rv770_pm_misc() argument
871 int req_ps_idx = rdev->pm.requested_power_state_index; in rv770_pm_misc()
872 int req_cm_idx = rdev->pm.requested_clock_mode_index; in rv770_pm_misc()
873 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx]; in rv770_pm_misc()
880 if (voltage->voltage != rdev->pm.current_vddc) { in rv770_pm_misc()
881 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC); in rv770_pm_misc()
882 rdev->pm.current_vddc = voltage->voltage; in rv770_pm_misc()
891 static int rv770_pcie_gart_enable(struct radeon_device *rdev) in rv770_pcie_gart_enable() argument
896 if (rdev->gart.robj == NULL) { in rv770_pcie_gart_enable()
897 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n"); in rv770_pcie_gart_enable()
900 r = radeon_gart_table_vram_pin(rdev); in rv770_pcie_gart_enable()
917 if (rdev->family == CHIP_RV740) in rv770_pcie_gart_enable()
923 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12); in rv770_pcie_gart_enable()
924 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12); in rv770_pcie_gart_enable()
925 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12); in rv770_pcie_gart_enable()
929 (u32)(rdev->dummy_page.addr >> 12)); in rv770_pcie_gart_enable()
933 r600_pcie_gart_tlb_flush(rdev); in rv770_pcie_gart_enable()
935 (unsigned)(rdev->mc.gtt_size >> 20), in rv770_pcie_gart_enable()
936 (unsigned long long)rdev->gart.table_addr); in rv770_pcie_gart_enable()
937 rdev->gart.ready = true; in rv770_pcie_gart_enable()
941 static void rv770_pcie_gart_disable(struct radeon_device *rdev) in rv770_pcie_gart_disable() argument
964 radeon_gart_table_vram_unpin(rdev); in rv770_pcie_gart_disable()
967 static void rv770_pcie_gart_fini(struct radeon_device *rdev) in rv770_pcie_gart_fini() argument
969 radeon_gart_fini(rdev); in rv770_pcie_gart_fini()
970 rv770_pcie_gart_disable(rdev); in rv770_pcie_gart_fini()
971 radeon_gart_table_vram_free(rdev); in rv770_pcie_gart_fini()
975 static void rv770_agp_enable(struct radeon_device *rdev) in rv770_agp_enable() argument
1002 static void rv770_mc_program(struct radeon_device *rdev) in rv770_mc_program() argument
1021 rv515_mc_stop(rdev, &save); in rv770_mc_program()
1022 if (r600_mc_wait_for_idle(rdev)) { in rv770_mc_program()
1023 dev_warn(rdev->dev, "Wait for MC idle timedout !\n"); in rv770_mc_program()
1028 if (rdev->flags & RADEON_IS_AGP) { in rv770_mc_program()
1029 if (rdev->mc.vram_start < rdev->mc.gtt_start) { in rv770_mc_program()
1032 rdev->mc.vram_start >> 12); in rv770_mc_program()
1034 rdev->mc.gtt_end >> 12); in rv770_mc_program()
1038 rdev->mc.gtt_start >> 12); in rv770_mc_program()
1040 rdev->mc.vram_end >> 12); in rv770_mc_program()
1044 rdev->mc.vram_start >> 12); in rv770_mc_program()
1046 rdev->mc.vram_end >> 12); in rv770_mc_program()
1048 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12); in rv770_mc_program()
1049 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16; in rv770_mc_program()
1050 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF); in rv770_mc_program()
1052 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8)); in rv770_mc_program()
1055 if (rdev->flags & RADEON_IS_AGP) { in rv770_mc_program()
1056 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16); in rv770_mc_program()
1057 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16); in rv770_mc_program()
1058 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22); in rv770_mc_program()
1064 if (r600_mc_wait_for_idle(rdev)) { in rv770_mc_program()
1065 dev_warn(rdev->dev, "Wait for MC idle timedout !\n"); in rv770_mc_program()
1067 rv515_mc_resume(rdev, &save); in rv770_mc_program()
1070 rv515_vga_render_disable(rdev); in rv770_mc_program()
1077 void r700_cp_stop(struct radeon_device *rdev) in r700_cp_stop() argument
1079 if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX) in r700_cp_stop()
1080 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size); in r700_cp_stop()
1083 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false; in r700_cp_stop()
1086 static int rv770_cp_load_microcode(struct radeon_device *rdev) in rv770_cp_load_microcode() argument
1091 if (!rdev->me_fw || !rdev->pfp_fw) in rv770_cp_load_microcode()
1094 r700_cp_stop(rdev); in rv770_cp_load_microcode()
1107 fw_data = (const __be32 *)rdev->pfp_fw->data; in rv770_cp_load_microcode()
1113 fw_data = (const __be32 *)rdev->me_fw->data; in rv770_cp_load_microcode()
1124 void r700_cp_fini(struct radeon_device *rdev) in r700_cp_fini() argument
1126 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; in r700_cp_fini()
1127 r700_cp_stop(rdev); in r700_cp_fini()
1128 radeon_ring_fini(rdev, ring); in r700_cp_fini()
1129 radeon_scratch_free(rdev, ring->rptr_save_reg); in r700_cp_fini()
1132 void rv770_set_clk_bypass_mode(struct radeon_device *rdev) in rv770_set_clk_bypass_mode() argument
1136 if (rdev->flags & RADEON_IS_IGP) in rv770_set_clk_bypass_mode()
1144 for (i = 0; i < rdev->usec_timeout; i++) { in rv770_set_clk_bypass_mode()
1154 if ((rdev->family == CHIP_RV710) || (rdev->family == CHIP_RV730)) in rv770_set_clk_bypass_mode()
1164 static void rv770_gpu_init(struct radeon_device *rdev) in rv770_gpu_init() argument
1188 rdev->config.rv770.tiling_group_size = 256; in rv770_gpu_init()
1189 switch (rdev->family) { in rv770_gpu_init()
1191 rdev->config.rv770.max_pipes = 4; in rv770_gpu_init()
1192 rdev->config.rv770.max_tile_pipes = 8; in rv770_gpu_init()
1193 rdev->config.rv770.max_simds = 10; in rv770_gpu_init()
1194 rdev->config.rv770.max_backends = 4; in rv770_gpu_init()
1195 rdev->config.rv770.max_gprs = 256; in rv770_gpu_init()
1196 rdev->config.rv770.max_threads = 248; in rv770_gpu_init()
1197 rdev->config.rv770.max_stack_entries = 512; in rv770_gpu_init()
1198 rdev->config.rv770.max_hw_contexts = 8; in rv770_gpu_init()
1199 rdev->config.rv770.max_gs_threads = 16 * 2; in rv770_gpu_init()
1200 rdev->config.rv770.sx_max_export_size = 128; in rv770_gpu_init()
1201 rdev->config.rv770.sx_max_export_pos_size = 16; in rv770_gpu_init()
1202 rdev->config.rv770.sx_max_export_smx_size = 112; in rv770_gpu_init()
1203 rdev->config.rv770.sq_num_cf_insts = 2; in rv770_gpu_init()
1205 rdev->config.rv770.sx_num_of_sets = 7; in rv770_gpu_init()
1206 rdev->config.rv770.sc_prim_fifo_size = 0xF9; in rv770_gpu_init()
1207 rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30; in rv770_gpu_init()
1208 rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130; in rv770_gpu_init()
1211 rdev->config.rv770.max_pipes = 2; in rv770_gpu_init()
1212 rdev->config.rv770.max_tile_pipes = 4; in rv770_gpu_init()
1213 rdev->config.rv770.max_simds = 8; in rv770_gpu_init()
1214 rdev->config.rv770.max_backends = 2; in rv770_gpu_init()
1215 rdev->config.rv770.max_gprs = 128; in rv770_gpu_init()
1216 rdev->config.rv770.max_threads = 248; in rv770_gpu_init()
1217 rdev->config.rv770.max_stack_entries = 256; in rv770_gpu_init()
1218 rdev->config.rv770.max_hw_contexts = 8; in rv770_gpu_init()
1219 rdev->config.rv770.max_gs_threads = 16 * 2; in rv770_gpu_init()
1220 rdev->config.rv770.sx_max_export_size = 256; in rv770_gpu_init()
1221 rdev->config.rv770.sx_max_export_pos_size = 32; in rv770_gpu_init()
1222 rdev->config.rv770.sx_max_export_smx_size = 224; in rv770_gpu_init()
1223 rdev->config.rv770.sq_num_cf_insts = 2; in rv770_gpu_init()
1225 rdev->config.rv770.sx_num_of_sets = 7; in rv770_gpu_init()
1226 rdev->config.rv770.sc_prim_fifo_size = 0xf9; in rv770_gpu_init()
1227 rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30; in rv770_gpu_init()
1228 rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130; in rv770_gpu_init()
1229 if (rdev->config.rv770.sx_max_export_pos_size > 16) { in rv770_gpu_init()
1230 rdev->config.rv770.sx_max_export_pos_size -= 16; in rv770_gpu_init()
1231 rdev->config.rv770.sx_max_export_smx_size += 16; in rv770_gpu_init()
1235 rdev->config.rv770.max_pipes = 2; in rv770_gpu_init()
1236 rdev->config.rv770.max_tile_pipes = 2; in rv770_gpu_init()
1237 rdev->config.rv770.max_simds = 2; in rv770_gpu_init()
1238 rdev->config.rv770.max_backends = 1; in rv770_gpu_init()
1239 rdev->config.rv770.max_gprs = 256; in rv770_gpu_init()
1240 rdev->config.rv770.max_threads = 192; in rv770_gpu_init()
1241 rdev->config.rv770.max_stack_entries = 256; in rv770_gpu_init()
1242 rdev->config.rv770.max_hw_contexts = 4; in rv770_gpu_init()
1243 rdev->config.rv770.max_gs_threads = 8 * 2; in rv770_gpu_init()
1244 rdev->config.rv770.sx_max_export_size = 128; in rv770_gpu_init()
1245 rdev->config.rv770.sx_max_export_pos_size = 16; in rv770_gpu_init()
1246 rdev->config.rv770.sx_max_export_smx_size = 112; in rv770_gpu_init()
1247 rdev->config.rv770.sq_num_cf_insts = 1; in rv770_gpu_init()
1249 rdev->config.rv770.sx_num_of_sets = 7; in rv770_gpu_init()
1250 rdev->config.rv770.sc_prim_fifo_size = 0x40; in rv770_gpu_init()
1251 rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30; in rv770_gpu_init()
1252 rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130; in rv770_gpu_init()
1255 rdev->config.rv770.max_pipes = 4; in rv770_gpu_init()
1256 rdev->config.rv770.max_tile_pipes = 4; in rv770_gpu_init()
1257 rdev->config.rv770.max_simds = 8; in rv770_gpu_init()
1258 rdev->config.rv770.max_backends = 4; in rv770_gpu_init()
1259 rdev->config.rv770.max_gprs = 256; in rv770_gpu_init()
1260 rdev->config.rv770.max_threads = 248; in rv770_gpu_init()
1261 rdev->config.rv770.max_stack_entries = 512; in rv770_gpu_init()
1262 rdev->config.rv770.max_hw_contexts = 8; in rv770_gpu_init()
1263 rdev->config.rv770.max_gs_threads = 16 * 2; in rv770_gpu_init()
1264 rdev->config.rv770.sx_max_export_size = 256; in rv770_gpu_init()
1265 rdev->config.rv770.sx_max_export_pos_size = 32; in rv770_gpu_init()
1266 rdev->config.rv770.sx_max_export_smx_size = 224; in rv770_gpu_init()
1267 rdev->config.rv770.sq_num_cf_insts = 2; in rv770_gpu_init()
1269 rdev->config.rv770.sx_num_of_sets = 7; in rv770_gpu_init()
1270 rdev->config.rv770.sc_prim_fifo_size = 0x100; in rv770_gpu_init()
1271 rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30; in rv770_gpu_init()
1272 rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130; in rv770_gpu_init()
1274 if (rdev->config.rv770.sx_max_export_pos_size > 16) { in rv770_gpu_init()
1275 rdev->config.rv770.sx_max_export_pos_size -= 16; in rv770_gpu_init()
1276 rdev->config.rv770.sx_max_export_smx_size += 16; in rv770_gpu_init()
1314 tmp = rdev->config.rv770.max_simds - in rv770_gpu_init()
1316 rdev->config.rv770.active_simds = tmp; in rv770_gpu_init()
1318 switch (rdev->config.rv770.max_tile_pipes) { in rv770_gpu_init()
1333 rdev->config.rv770.tiling_npipes = rdev->config.rv770.max_tile_pipes; in rv770_gpu_init()
1337 for (i = 0; i < rdev->config.rv770.max_backends; i++) in rv770_gpu_init()
1341 for (i = 0; i < rdev->config.rv770.max_backends; i++) in rv770_gpu_init()
1345 tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.rv770.max_backends, in rv770_gpu_init()
1348 rdev->config.rv770.backend_map = tmp; in rv770_gpu_init()
1350 if (rdev->family == CHIP_RV770) in rv770_gpu_init()
1358 rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3); in rv770_gpu_init()
1371 rdev->config.rv770.tile_config = gb_tiling_config; in rv770_gpu_init()
1378 if (rdev->family == CHIP_RV730) { in rv770_gpu_init()
1409 smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1); in rv770_gpu_init()
1412 if (rdev->family != CHIP_RV740) in rv770_gpu_init()
1418 if (rdev->family != CHIP_RV770) in rv770_gpu_init()
1423 switch (rdev->family) { in rv770_gpu_init()
1436 if (rdev->family != CHIP_RV770) { in rv770_gpu_init()
1442 …WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1)… in rv770_gpu_init()
1443 POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) | in rv770_gpu_init()
1444 SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1))); in rv770_gpu_init()
1446 WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) | in rv770_gpu_init()
1447 SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) | in rv770_gpu_init()
1448 SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize))); in rv770_gpu_init()
1458 sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) | in rv770_gpu_init()
1461 switch (rdev->family) { in rv770_gpu_init()
1489 if (rdev->family == CHIP_RV710) in rv770_gpu_init()
1495 WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) | in rv770_gpu_init()
1496 NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) | in rv770_gpu_init()
1497 NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2))); in rv770_gpu_init()
1499 WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) | in rv770_gpu_init()
1500 NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64))); in rv770_gpu_init()
1502 sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) | in rv770_gpu_init()
1503 NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) | in rv770_gpu_init()
1504 NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8)); in rv770_gpu_init()
1505 if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads) in rv770_gpu_init()
1506 sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads); in rv770_gpu_init()
1508 sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8); in rv770_gpu_init()
1511 …WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/… in rv770_gpu_init()
1512 NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4))); in rv770_gpu_init()
1514 …WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/… in rv770_gpu_init()
1515 NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4))); in rv770_gpu_init()
1517 sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) | in rv770_gpu_init()
1518 SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) | in rv770_gpu_init()
1519 SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) | in rv770_gpu_init()
1520 SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64)); in rv770_gpu_init()
1534 if (rdev->family == CHIP_RV710) in rv770_gpu_init()
1541 switch (rdev->family) { in rv770_gpu_init()
1554 num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16; in rv770_gpu_init()
1600 void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc) in r700_vram_gtt_location() argument
1606 dev_warn(rdev->dev, "limiting VRAM\n"); in r700_vram_gtt_location()
1610 if (rdev->flags & RADEON_IS_AGP) { in r700_vram_gtt_location()
1615 dev_warn(rdev->dev, "limiting VRAM\n"); in r700_vram_gtt_location()
1622 dev_warn(rdev->dev, "limiting VRAM\n"); in r700_vram_gtt_location()
1629 dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n", in r700_vram_gtt_location()
1633 radeon_vram_location(rdev, &rdev->mc, 0); in r700_vram_gtt_location()
1634 rdev->mc.gtt_base_align = 0; in r700_vram_gtt_location()
1635 radeon_gtt_location(rdev, mc); in r700_vram_gtt_location()
1639 static int rv770_mc_init(struct radeon_device *rdev) in rv770_mc_init() argument
1645 rdev->mc.vram_is_ddr = true; in rv770_mc_init()
1670 rdev->mc.vram_width = numchan * chansize; in rv770_mc_init()
1672 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0); in rv770_mc_init()
1673 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0); in rv770_mc_init()
1675 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE); in rv770_mc_init()
1676 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE); in rv770_mc_init()
1677 rdev->mc.visible_vram_size = rdev->mc.aper_size; in rv770_mc_init()
1678 r700_vram_gtt_location(rdev, &rdev->mc); in rv770_mc_init()
1679 radeon_update_bandwidth_info(rdev); in rv770_mc_init()
1684 static int rv770_startup(struct radeon_device *rdev) in rv770_startup() argument
1690 rv770_pcie_gen2_enable(rdev); in rv770_startup()
1693 r = r600_vram_scratch_init(rdev); in rv770_startup()
1697 rv770_mc_program(rdev); in rv770_startup()
1699 if (rdev->flags & RADEON_IS_AGP) { in rv770_startup()
1700 rv770_agp_enable(rdev); in rv770_startup()
1702 r = rv770_pcie_gart_enable(rdev); in rv770_startup()
1707 rv770_gpu_init(rdev); in rv770_startup()
1710 r = radeon_wb_init(rdev); in rv770_startup()
1714 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX); in rv770_startup()
1716 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r); in rv770_startup()
1720 r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX); in rv770_startup()
1722 dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r); in rv770_startup()
1726 r = uvd_v2_2_resume(rdev); in rv770_startup()
1728 r = radeon_fence_driver_start_ring(rdev, in rv770_startup()
1731 dev_err(rdev->dev, "UVD fences init error (%d).\n", r); in rv770_startup()
1735 rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0; in rv770_startup()
1738 if (!rdev->irq.installed) { in rv770_startup()
1739 r = radeon_irq_kms_init(rdev); in rv770_startup()
1744 r = r600_irq_init(rdev); in rv770_startup()
1747 radeon_irq_kms_fini(rdev); in rv770_startup()
1750 r600_irq_set(rdev); in rv770_startup()
1752 ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; in rv770_startup()
1753 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET, in rv770_startup()
1758 ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX]; in rv770_startup()
1759 r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET, in rv770_startup()
1764 r = rv770_cp_load_microcode(rdev); in rv770_startup()
1767 r = r600_cp_resume(rdev); in rv770_startup()
1771 r = r600_dma_resume(rdev); in rv770_startup()
1775 ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX]; in rv770_startup()
1777 r = radeon_ring_init(rdev, ring, ring->ring_size, 0, in rv770_startup()
1780 r = uvd_v1_0_init(rdev); in rv770_startup()
1786 r = radeon_ib_pool_init(rdev); in rv770_startup()
1788 dev_err(rdev->dev, "IB initialization failed (%d).\n", r); in rv770_startup()
1792 r = radeon_audio_init(rdev); in rv770_startup()
1801 int rv770_resume(struct radeon_device *rdev) in rv770_resume() argument
1810 atom_asic_init(rdev->mode_info.atom_context); in rv770_resume()
1813 rv770_init_golden_registers(rdev); in rv770_resume()
1815 if (rdev->pm.pm_method == PM_METHOD_DPM) in rv770_resume()
1816 radeon_pm_resume(rdev); in rv770_resume()
1818 rdev->accel_working = true; in rv770_resume()
1819 r = rv770_startup(rdev); in rv770_resume()
1822 rdev->accel_working = false; in rv770_resume()
1830 int rv770_suspend(struct radeon_device *rdev) in rv770_suspend() argument
1832 radeon_pm_suspend(rdev); in rv770_suspend()
1833 radeon_audio_fini(rdev); in rv770_suspend()
1834 uvd_v1_0_fini(rdev); in rv770_suspend()
1835 radeon_uvd_suspend(rdev); in rv770_suspend()
1836 r700_cp_stop(rdev); in rv770_suspend()
1837 r600_dma_stop(rdev); in rv770_suspend()
1838 r600_irq_suspend(rdev); in rv770_suspend()
1839 radeon_wb_disable(rdev); in rv770_suspend()
1840 rv770_pcie_gart_disable(rdev); in rv770_suspend()
1851 int rv770_init(struct radeon_device *rdev) in rv770_init() argument
1856 if (!radeon_get_bios(rdev)) { in rv770_init()
1857 if (ASIC_IS_AVIVO(rdev)) in rv770_init()
1861 if (!rdev->is_atom_bios) { in rv770_init()
1862 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n"); in rv770_init()
1865 r = radeon_atombios_init(rdev); in rv770_init()
1869 if (!radeon_card_posted(rdev)) { in rv770_init()
1870 if (!rdev->bios) { in rv770_init()
1871 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n"); in rv770_init()
1875 atom_asic_init(rdev->mode_info.atom_context); in rv770_init()
1878 rv770_init_golden_registers(rdev); in rv770_init()
1880 r600_scratch_init(rdev); in rv770_init()
1882 radeon_surface_init(rdev); in rv770_init()
1884 radeon_get_clock_info(rdev->ddev); in rv770_init()
1886 r = radeon_fence_driver_init(rdev); in rv770_init()
1890 if (rdev->flags & RADEON_IS_AGP) { in rv770_init()
1891 r = radeon_agp_init(rdev); in rv770_init()
1893 radeon_agp_disable(rdev); in rv770_init()
1895 r = rv770_mc_init(rdev); in rv770_init()
1899 r = radeon_bo_init(rdev); in rv770_init()
1903 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) { in rv770_init()
1904 r = r600_init_microcode(rdev); in rv770_init()
1912 radeon_pm_init(rdev); in rv770_init()
1914 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL; in rv770_init()
1915 r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024); in rv770_init()
1917 rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL; in rv770_init()
1918 r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024); in rv770_init()
1920 r = radeon_uvd_init(rdev); in rv770_init()
1922 rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_obj = NULL; in rv770_init()
1923 r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_UVD_INDEX], in rv770_init()
1927 rdev->ih.ring_obj = NULL; in rv770_init()
1928 r600_ih_ring_init(rdev, 64 * 1024); in rv770_init()
1930 r = r600_pcie_gart_init(rdev); in rv770_init()
1934 rdev->accel_working = true; in rv770_init()
1935 r = rv770_startup(rdev); in rv770_init()
1937 dev_err(rdev->dev, "disabling GPU acceleration\n"); in rv770_init()
1938 r700_cp_fini(rdev); in rv770_init()
1939 r600_dma_fini(rdev); in rv770_init()
1940 r600_irq_fini(rdev); in rv770_init()
1941 radeon_wb_fini(rdev); in rv770_init()
1942 radeon_ib_pool_fini(rdev); in rv770_init()
1943 radeon_irq_kms_fini(rdev); in rv770_init()
1944 rv770_pcie_gart_fini(rdev); in rv770_init()
1945 rdev->accel_working = false; in rv770_init()
1951 void rv770_fini(struct radeon_device *rdev) in rv770_fini() argument
1953 radeon_pm_fini(rdev); in rv770_fini()
1954 r700_cp_fini(rdev); in rv770_fini()
1955 r600_dma_fini(rdev); in rv770_fini()
1956 r600_irq_fini(rdev); in rv770_fini()
1957 radeon_wb_fini(rdev); in rv770_fini()
1958 radeon_ib_pool_fini(rdev); in rv770_fini()
1959 radeon_irq_kms_fini(rdev); in rv770_fini()
1960 uvd_v1_0_fini(rdev); in rv770_fini()
1961 radeon_uvd_fini(rdev); in rv770_fini()
1962 rv770_pcie_gart_fini(rdev); in rv770_fini()
1963 r600_vram_scratch_fini(rdev); in rv770_fini()
1964 radeon_gem_fini(rdev); in rv770_fini()
1965 radeon_fence_driver_fini(rdev); in rv770_fini()
1966 radeon_agp_fini(rdev); in rv770_fini()
1967 radeon_bo_fini(rdev); in rv770_fini()
1968 radeon_atombios_fini(rdev); in rv770_fini()
1969 kfree(rdev->bios); in rv770_fini()
1970 rdev->bios = NULL; in rv770_fini()
1973 static void rv770_pcie_gen2_enable(struct radeon_device *rdev) in rv770_pcie_gen2_enable() argument
1981 if (rdev->flags & RADEON_IS_IGP) in rv770_pcie_gen2_enable()
1984 if (!(rdev->flags & RADEON_IS_PCIE)) in rv770_pcie_gen2_enable()
1988 if (ASIC_IS_X2(rdev)) in rv770_pcie_gen2_enable()
1991 if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) && in rv770_pcie_gen2_enable()
1992 (rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT)) in rv770_pcie_gen2_enable()