Lines Matching refs:queue_state
4891 struct hqd_registers queue_state; member
5007 mqd->queue_state.cp_hqd_pq_doorbell_control = in cik_cp_compute_resume()
5010 mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN; in cik_cp_compute_resume()
5012 mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_EN; in cik_cp_compute_resume()
5014 mqd->queue_state.cp_hqd_pq_doorbell_control); in cik_cp_compute_resume()
5017 mqd->queue_state.cp_hqd_dequeue_request = 0; in cik_cp_compute_resume()
5018 mqd->queue_state.cp_hqd_pq_rptr = 0; in cik_cp_compute_resume()
5019 mqd->queue_state.cp_hqd_pq_wptr= 0; in cik_cp_compute_resume()
5027 WREG32(CP_HQD_DEQUEUE_REQUEST, mqd->queue_state.cp_hqd_dequeue_request); in cik_cp_compute_resume()
5028 WREG32(CP_HQD_PQ_RPTR, mqd->queue_state.cp_hqd_pq_rptr); in cik_cp_compute_resume()
5029 WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr); in cik_cp_compute_resume()
5033 mqd->queue_state.cp_mqd_base_addr = mqd_gpu_addr & 0xfffffffc; in cik_cp_compute_resume()
5034 mqd->queue_state.cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr); in cik_cp_compute_resume()
5035 WREG32(CP_MQD_BASE_ADDR, mqd->queue_state.cp_mqd_base_addr); in cik_cp_compute_resume()
5036 WREG32(CP_MQD_BASE_ADDR_HI, mqd->queue_state.cp_mqd_base_addr_hi); in cik_cp_compute_resume()
5038 mqd->queue_state.cp_mqd_control = RREG32(CP_MQD_CONTROL); in cik_cp_compute_resume()
5039 mqd->queue_state.cp_mqd_control &= ~MQD_VMID_MASK; in cik_cp_compute_resume()
5040 WREG32(CP_MQD_CONTROL, mqd->queue_state.cp_mqd_control); in cik_cp_compute_resume()
5044 mqd->queue_state.cp_hqd_pq_base = hqd_gpu_addr; in cik_cp_compute_resume()
5045 mqd->queue_state.cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr); in cik_cp_compute_resume()
5046 WREG32(CP_HQD_PQ_BASE, mqd->queue_state.cp_hqd_pq_base); in cik_cp_compute_resume()
5047 WREG32(CP_HQD_PQ_BASE_HI, mqd->queue_state.cp_hqd_pq_base_hi); in cik_cp_compute_resume()
5050 mqd->queue_state.cp_hqd_pq_control = RREG32(CP_HQD_PQ_CONTROL); in cik_cp_compute_resume()
5051 mqd->queue_state.cp_hqd_pq_control &= in cik_cp_compute_resume()
5054 mqd->queue_state.cp_hqd_pq_control |= in cik_cp_compute_resume()
5056 mqd->queue_state.cp_hqd_pq_control |= in cik_cp_compute_resume()
5059 mqd->queue_state.cp_hqd_pq_control |= BUF_SWAP_32BIT; in cik_cp_compute_resume()
5061 mqd->queue_state.cp_hqd_pq_control &= in cik_cp_compute_resume()
5063 mqd->queue_state.cp_hqd_pq_control |= in cik_cp_compute_resume()
5065 WREG32(CP_HQD_PQ_CONTROL, mqd->queue_state.cp_hqd_pq_control); in cik_cp_compute_resume()
5072 mqd->queue_state.cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc; in cik_cp_compute_resume()
5073 mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff; in cik_cp_compute_resume()
5074 WREG32(CP_HQD_PQ_WPTR_POLL_ADDR, mqd->queue_state.cp_hqd_pq_wptr_poll_addr); in cik_cp_compute_resume()
5076 mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi); in cik_cp_compute_resume()
5083 mqd->queue_state.cp_hqd_pq_rptr_report_addr = wb_gpu_addr & 0xfffffffc; in cik_cp_compute_resume()
5084 mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi = in cik_cp_compute_resume()
5087 mqd->queue_state.cp_hqd_pq_rptr_report_addr); in cik_cp_compute_resume()
5089 mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi); in cik_cp_compute_resume()
5093 mqd->queue_state.cp_hqd_pq_doorbell_control = in cik_cp_compute_resume()
5095 mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_OFFSET_MASK; in cik_cp_compute_resume()
5096 mqd->queue_state.cp_hqd_pq_doorbell_control |= in cik_cp_compute_resume()
5098 mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN; in cik_cp_compute_resume()
5099 mqd->queue_state.cp_hqd_pq_doorbell_control &= in cik_cp_compute_resume()
5103 mqd->queue_state.cp_hqd_pq_doorbell_control = 0; in cik_cp_compute_resume()
5106 mqd->queue_state.cp_hqd_pq_doorbell_control); in cik_cp_compute_resume()
5110 mqd->queue_state.cp_hqd_pq_wptr = rdev->ring[idx].wptr; in cik_cp_compute_resume()
5111 WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr); in cik_cp_compute_resume()
5112 mqd->queue_state.cp_hqd_pq_rptr = RREG32(CP_HQD_PQ_RPTR); in cik_cp_compute_resume()
5115 mqd->queue_state.cp_hqd_vmid = 0; in cik_cp_compute_resume()
5116 WREG32(CP_HQD_VMID, mqd->queue_state.cp_hqd_vmid); in cik_cp_compute_resume()
5119 mqd->queue_state.cp_hqd_active = 1; in cik_cp_compute_resume()
5120 WREG32(CP_HQD_ACTIVE, mqd->queue_state.cp_hqd_active); in cik_cp_compute_resume()