Lines Matching refs:performance_levels

822 			if (ps->performance_levels[i].mclk > max_limits->mclk)  in ci_apply_state_adjust_rules()
823 ps->performance_levels[i].mclk = max_limits->mclk; in ci_apply_state_adjust_rules()
824 if (ps->performance_levels[i].sclk > max_limits->sclk) in ci_apply_state_adjust_rules()
825 ps->performance_levels[i].sclk = max_limits->sclk; in ci_apply_state_adjust_rules()
832 mclk = ps->performance_levels[ps->performance_level_count - 1].mclk; in ci_apply_state_adjust_rules()
833 sclk = ps->performance_levels[0].sclk; in ci_apply_state_adjust_rules()
835 mclk = ps->performance_levels[0].mclk; in ci_apply_state_adjust_rules()
836 sclk = ps->performance_levels[0].sclk; in ci_apply_state_adjust_rules()
846 ps->performance_levels[0].sclk = sclk; in ci_apply_state_adjust_rules()
847 ps->performance_levels[0].mclk = mclk; in ci_apply_state_adjust_rules()
849 if (ps->performance_levels[1].sclk < ps->performance_levels[0].sclk) in ci_apply_state_adjust_rules()
850 ps->performance_levels[1].sclk = ps->performance_levels[0].sclk; in ci_apply_state_adjust_rules()
853 if (ps->performance_levels[0].mclk < ps->performance_levels[1].mclk) in ci_apply_state_adjust_rules()
854 ps->performance_levels[0].mclk = ps->performance_levels[1].mclk; in ci_apply_state_adjust_rules()
856 if (ps->performance_levels[1].mclk < ps->performance_levels[0].mclk) in ci_apply_state_adjust_rules()
857 ps->performance_levels[1].mclk = ps->performance_levels[0].mclk; in ci_apply_state_adjust_rules()
2565 boot_state->performance_levels[0].sclk) { in ci_populate_smc_initial_state()
2573 boot_state->performance_levels[0].mclk) { in ci_populate_smc_initial_state()
3736 state->performance_levels[0].sclk, in ci_trim_dpm_states()
3737 state->performance_levels[high_limit_count].sclk); in ci_trim_dpm_states()
3741 state->performance_levels[0].mclk, in ci_trim_dpm_states()
3742 state->performance_levels[high_limit_count].mclk); in ci_trim_dpm_states()
3745 state->performance_levels[0].pcie_gen, in ci_trim_dpm_states()
3746 state->performance_levels[0].pcie_lane, in ci_trim_dpm_states()
3747 state->performance_levels[high_limit_count].pcie_gen, in ci_trim_dpm_states()
3748 state->performance_levels[high_limit_count].pcie_lane); in ci_trim_dpm_states()
3831 u32 sclk = state->performance_levels[state->performance_level_count-1].sclk; in ci_find_dpm_states_clocks_in_dpm_table()
3833 u32 mclk = state->performance_levels[state->performance_level_count-1].mclk; in ci_find_dpm_states_clocks_in_dpm_table()
3869 u32 sclk = state->performance_levels[state->performance_level_count-1].sclk; in ci_populate_and_upload_sclk_mclk_dpm_levels()
3870 u32 mclk = state->performance_levels[state->performance_level_count-1].mclk; in ci_populate_and_upload_sclk_mclk_dpm_levels()
4772 pcie_speed = state->performance_levels[i].pcie_gen; in ci_get_maximum_link_speed()
5445 struct ci_pl *pl = &ps->performance_levels[index]; in ci_parse_pplib_clock_info()
5918 pl = &ps->performance_levels[i]; in ci_dpm_print_power_state()
5945 return requested_state->performance_levels[0].sclk; in ci_dpm_get_sclk()
5947 return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk; in ci_dpm_get_sclk()
5956 return requested_state->performance_levels[0].mclk; in ci_dpm_get_mclk()
5958 return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk; in ci_dpm_get_mclk()