Lines Matching defs:i1

247 static inline uint32_t REG_MDP5_MDP_SMP_ALLOC_W(uint32_t i0, uint32_t i1) { return 0x00000080 + __o…  in REG_MDP5_MDP_SMP_ALLOC_W()
249 static inline uint32_t REG_MDP5_MDP_SMP_ALLOC_W_REG(uint32_t i0, uint32_t i1) { return 0x00000080 +… in REG_MDP5_MDP_SMP_ALLOC_W_REG()
269 static inline uint32_t REG_MDP5_MDP_SMP_ALLOC_R(uint32_t i0, uint32_t i1) { return 0x00000130 + __o… in REG_MDP5_MDP_SMP_ALLOC_R()
271 static inline uint32_t REG_MDP5_MDP_SMP_ALLOC_R_REG(uint32_t i0, uint32_t i1) { return 0x00000130 +… in REG_MDP5_MDP_SMP_ALLOC_R_REG()
301 static inline uint32_t REG_MDP5_MDP_IGC(uint32_t i0, enum mdp5_igc_type i1) { return 0x00000000 + _… in REG_MDP5_MDP_IGC()
303 static inline uint32_t REG_MDP5_MDP_IGC_LUT(uint32_t i0, enum mdp5_igc_type i1, uint32_t i2) { retu… in REG_MDP5_MDP_IGC_LUT()
305 static inline uint32_t REG_MDP5_MDP_IGC_LUT_REG(uint32_t i0, enum mdp5_igc_type i1, uint32_t i2) { … in REG_MDP5_MDP_IGC_LUT_REG()
356 static inline uint32_t REG_MDP5_CTL_LAYER(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_… in REG_MDP5_CTL_LAYER()
358 static inline uint32_t REG_MDP5_CTL_LAYER_REG(uint32_t i0, uint32_t i1) { return 0x00000000 + __off… in REG_MDP5_CTL_LAYER_REG()
582 static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_CLAMP(enum mdp5_pipe i0, uint32_t i1) { return 0x000… in REG_MDP5_PIPE_CSC_1_PRE_CLAMP()
584 static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_CLAMP_REG(enum mdp5_pipe i0, uint32_t i1) { return 0… in REG_MDP5_PIPE_CSC_1_PRE_CLAMP_REG()
598 static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_CLAMP(enum mdp5_pipe i0, uint32_t i1) { return 0x00… in REG_MDP5_PIPE_CSC_1_POST_CLAMP()
600 static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_CLAMP_REG(enum mdp5_pipe i0, uint32_t i1) { return … in REG_MDP5_PIPE_CSC_1_POST_CLAMP_REG()
614 static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_BIAS(enum mdp5_pipe i0, uint32_t i1) { return 0x0000… in REG_MDP5_PIPE_CSC_1_PRE_BIAS()
616 static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_BIAS_REG(enum mdp5_pipe i0, uint32_t i1) { return 0x… in REG_MDP5_PIPE_CSC_1_PRE_BIAS_REG()
624 static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_BIAS(enum mdp5_pipe i0, uint32_t i1) { return 0x000… in REG_MDP5_PIPE_CSC_1_POST_BIAS()
626 static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_BIAS_REG(enum mdp5_pipe i0, uint32_t i1) { return 0… in REG_MDP5_PIPE_CSC_1_POST_BIAS_REG()
964 static inline uint32_t REG_MDP5_LM_BLEND(uint32_t i0, uint32_t i1) { return 0x00000020 + __offset_L… in REG_MDP5_LM_BLEND()
966 static inline uint32_t REG_MDP5_LM_BLEND_OP_MODE(uint32_t i0, uint32_t i1) { return 0x00000020 + __… in REG_MDP5_LM_BLEND_OP_MODE()
988 static inline uint32_t REG_MDP5_LM_BLEND_FG_ALPHA(uint32_t i0, uint32_t i1) { return 0x00000024 + _… in REG_MDP5_LM_BLEND_FG_ALPHA()
990 static inline uint32_t REG_MDP5_LM_BLEND_BG_ALPHA(uint32_t i0, uint32_t i1) { return 0x00000028 + _… in REG_MDP5_LM_BLEND_BG_ALPHA()
992 static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_LOW0(uint32_t i0, uint32_t i1) { return 0x000000… in REG_MDP5_LM_BLEND_FG_TRANSP_LOW0()
994 static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_LOW1(uint32_t i0, uint32_t i1) { return 0x000000… in REG_MDP5_LM_BLEND_FG_TRANSP_LOW1()
996 static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_HIGH0(uint32_t i0, uint32_t i1) { return 0x00000… in REG_MDP5_LM_BLEND_FG_TRANSP_HIGH0()
998 static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_HIGH1(uint32_t i0, uint32_t i1) { return 0x00000… in REG_MDP5_LM_BLEND_FG_TRANSP_HIGH1()
1000 static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_LOW0(uint32_t i0, uint32_t i1) { return 0x000000… in REG_MDP5_LM_BLEND_BG_TRANSP_LOW0()
1002 static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_LOW1(uint32_t i0, uint32_t i1) { return 0x000000… in REG_MDP5_LM_BLEND_BG_TRANSP_LOW1()
1004 static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_HIGH0(uint32_t i0, uint32_t i1) { return 0x00000… in REG_MDP5_LM_BLEND_BG_TRANSP_HIGH0()
1006 static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_HIGH1(uint32_t i0, uint32_t i1) { return 0x00000… in REG_MDP5_LM_BLEND_BG_TRANSP_HIGH1()