Lines Matching refs:l
473 u32 l, h; in intel_init_thermal() local
483 rdmsr(MSR_IA32_MISC_ENABLE, l, h); in intel_init_thermal()
500 if ((l & MSR_IA32_MISC_ENABLE_TM1) && (h & APIC_DM_SMI)) { in intel_init_thermal()
517 rdmsr(MSR_THERM2_CTL, l, h); in intel_init_thermal()
518 if (l & MSR_THERM2_CTL_TM_SELECT) in intel_init_thermal()
520 } else if (l & MSR_IA32_MISC_ENABLE_TM2) in intel_init_thermal()
528 rdmsr(MSR_IA32_THERM_INTERRUPT, l, h); in intel_init_thermal()
531 (l | (THERM_INT_LOW_ENABLE in intel_init_thermal()
535 l | (THERM_INT_LOW_ENABLE in intel_init_thermal()
539 l | (THERM_INT_LOW_ENABLE | THERM_INT_HIGH_ENABLE), h); in intel_init_thermal()
542 rdmsr(MSR_IA32_PACKAGE_THERM_INTERRUPT, l, h); in intel_init_thermal()
545 (l | (PACKAGE_THERM_INT_LOW_ENABLE in intel_init_thermal()
550 l | (PACKAGE_THERM_INT_LOW_ENABLE in intel_init_thermal()
555 l | (PACKAGE_THERM_INT_LOW_ENABLE in intel_init_thermal()
561 rdmsr(MSR_IA32_MISC_ENABLE, l, h); in intel_init_thermal()
562 wrmsr(MSR_IA32_MISC_ENABLE, l | MSR_IA32_MISC_ENABLE_TM1, h); in intel_init_thermal()
565 l = apic_read(APIC_LVTTHMR); in intel_init_thermal()
566 apic_write(APIC_LVTTHMR, l & ~APIC_LVT_MASKED); in intel_init_thermal()