Lines Matching refs:REG
46 #define REG(addr) ((u32 *)(KSEG1ADDR(AR7_REGS_IRQ) + addr)) macro
55 REG(ESR_OFFSET(d->irq - ar7_irq_base))); in ar7_unmask_irq()
61 REG(ECR_OFFSET(d->irq - ar7_irq_base))); in ar7_mask_irq()
67 REG(CR_OFFSET(d->irq - ar7_irq_base))); in ar7_ack_irq()
72 writel(1 << (d->irq - ar7_irq_base - 40), REG(SEC_ESR_OFFSET)); in ar7_unmask_sec_irq()
77 writel(1 << (d->irq - ar7_irq_base - 40), REG(SEC_ECR_OFFSET)); in ar7_mask_sec_irq()
82 writel(1 << (d->irq - ar7_irq_base - 40), REG(SEC_CR_OFFSET)); in ar7_ack_sec_irq()
111 writel(0xffffffff, REG(ECR_OFFSET(0))); in ar7_irq_init()
112 writel(0xff, REG(ECR_OFFSET(32))); in ar7_irq_init()
113 writel(0xffffffff, REG(SEC_ECR_OFFSET)); in ar7_irq_init()
114 writel(0xffffffff, REG(CR_OFFSET(0))); in ar7_irq_init()
115 writel(0xff, REG(CR_OFFSET(32))); in ar7_irq_init()
116 writel(0xffffffff, REG(SEC_CR_OFFSET)); in ar7_irq_init()
121 writel(i, REG(CHNL_OFFSET(i))); in ar7_irq_init()
149 irq = readl(REG(PIR_OFFSET)) & 0x3f; in ar7_cascade()
156 writel(1, REG(CR_OFFSET(irq))); in ar7_cascade()
157 status = readl(REG(SEC_SR_OFFSET)); in ar7_cascade()